Patents by Inventor Dioscoro A. Merilo

Dioscoro A. Merilo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090179312
    Abstract: An integrated circuit package-on-package stacking method includes forming a leadframe interposer including: forming a leadframe having a lead; forming a molded base only supporting the lead; and singulating the leadframe interposer from the leadframe.
    Type: Application
    Filed: March 24, 2009
    Publication date: July 16, 2009
    Inventors: Dioscoro A. Merilo, Heap Hoe Kuan, You Yang Ong, Seng Guan Chow, Ma. Shirley Asoy
  • Publication number: 20090166825
    Abstract: In a semiconductor package, a substrate has an active surface containing a plurality of active circuits. An adhesive layer is formed over the active surface of the substrate, and a known good unit (KGU) is mounted to the adhesive layer. An interconnect structure electrically connects the KGU and active circuits on the substrate. The interconnect structure includes a wire bond between a contact pad on the substrate and a contact pad on the KGU, a redistribution layer on a back surface of the substrate, opposite the active surface, a through hole via (THV) through the substrate that electrically connects the redistribution layer and wire bond, and solder bumps formed in electrical contact with the redistribution layer. The KGU includes a KGU substrate for supporting the KGU, a semiconductor die disposed over the KGU substrate, and an encapsulant formed over the semiconductor die.
    Type: Application
    Filed: December 27, 2007
    Publication date: July 2, 2009
    Applicant: STATS CHIPPAC, LTD.
    Inventors: Zigmund R. Camacho, Dioscoro A. Merilo, Lionel Chien Hui Tay, Henry Descalzo Bathan
  • Publication number: 20090152701
    Abstract: An integrated circuit package system comprising: providing a package substrate; attaching a base package having a portion of the base package substantially exposed over the package substrate; forming a cavity through the package substrate to the base package; and attaching a device partially in the cavity and connected to the portion of the base package substantially exposed.
    Type: Application
    Filed: December 18, 2007
    Publication date: June 18, 2009
    Inventors: Heap Hoe Kuan, Seng Guan Chow, Linda Pei Ee Chua, Dioscoro A. Merilo
  • Publication number: 20090152700
    Abstract: A mountable integrated circuit package system includes: mounting an integrated circuit die over a package carrier; connecting a first internal interconnect between the integrated circuit die and the package carrier; and forming a package encapsulation over the package carrier and the first internal interconnect, with the integrated circuit die partially exposed within a recess of the package encapsulation.
    Type: Application
    Filed: December 12, 2007
    Publication date: June 18, 2009
    Inventors: Heap Hoe Kuan, Seng Guan Chow, Linda Pei Ee Chua, Dioscoro A. Merilo
  • Publication number: 20090152706
    Abstract: An integrated circuit package system includes: mounting a device structure over a package carrier; connecting an internal interconnect between the device structure and the package carrier; forming an interconnect lock over the internal interconnect over the device structure with interconnect lock exposing the device structure; and forming a package encapsulation adjacent to the interconnect lock and over the package carrier.
    Type: Application
    Filed: December 12, 2007
    Publication date: June 18, 2009
    Inventors: Heap Hoe Kuan, Seng Guan Chow, Linda Pei Ee Chua, Dioscoro A. Merilo
  • Publication number: 20090140441
    Abstract: In a wafer level chip scale package (WLSCP), a semiconductor die has active circuits and contact pads formed on its active surface. A second semiconductor die is disposed over the first semiconductor die. A first redistribution layer (RDL) electrically connects the first and second semiconductor die. A third semiconductor die is disposed over the second semiconductor die. The second and third semiconductor die are attached with an adhesive. A second RDL electrically connects the first, second, and third semiconductor die. The second RDL can be a bond wire. Passivation layers isolate the RDLs and second and third semiconductor die. A plurality of solder bumps is formed on a surface of the WLSCP. The solder bumps are formed on under bump metallization which electrically connects to the RDLs. The solder bumps electrically connect to the first, second, or third semiconductor die through the first and second RDLs.
    Type: Application
    Filed: December 3, 2007
    Publication date: June 4, 2009
    Applicant: STATS CHIPPAC, LTD.
    Inventors: Zigmund R. Camacho, Dioscoro A. Merilo, Lionel Chien Hui Tay, Frederick R. Dahilig
  • Patent number: 7535086
    Abstract: An integrated circuit package-on-package stacking system is provided including, forming a leadframe interposer including: forming a leadframe; forming a molded base on the leadframe; and singulating the leadframe interposer from the leadframe.
    Type: Grant
    Filed: August 3, 2006
    Date of Patent: May 19, 2009
    Assignee: STATS ChipPac Ltd.
    Inventors: Dioscoro A. Merilo, Heap Hoe Kuan, You Yang Ong, Seng Guan Chow, Ma. Shirley Asoy
  • Publication number: 20080315411
    Abstract: An integrated circuit package system that includes: providing an electrical interconnect system including an inner lead-finger system and an outer lead-finger system; stacking a first device, a second device, and a third device between and over the electrical interconnect system; connecting the first device and the second device to the inner lead-finger system; and connecting the third device to the outer lead-finger system.
    Type: Application
    Filed: June 21, 2007
    Publication date: December 25, 2008
    Inventors: Frederick Rodriguez Dahilig, Sheila Marie L. Alvarez, Antonio B. Dimaano, JR., Dioscoro A. Merilo
  • Publication number: 20080203549
    Abstract: A stackable integrated circuit package system includes: forming a first integrated circuit die having a small interconnect and a large interconnect provided thereon; forming an external interconnect, having an upper tip and a lower tip, from a lead frame; mounting the first integrated circuit die on the external interconnect with the small interconnect on the lower tip and below the upper tip; and encapsulating around the small interconnect and around the large interconnect with an exposed surface.
    Type: Application
    Filed: May 1, 2008
    Publication date: August 28, 2008
    Inventors: Seng Guan Chow, Heap Hoe Kuan, Dioscoro A. Merilo, Antonio B. Dimaano
  • Patent number: 7385299
    Abstract: A stackable integrated circuit package system is provided forming a first integrated circuit die having an interconnect provided thereon, forming an external interconnect, having an upper tip and a lower tip, from a lead frame, mounting the first integrated circuit die on the external interconnect with the interconnect on the lower tip and below the upper tip, and encapsulating around the interconnect with an exposed surface.
    Type: Grant
    Filed: February 25, 2006
    Date of Patent: June 10, 2008
    Assignee: Stats Chippac Ltd.
    Inventors: Seng Guan Chow, Heap Hoe Kuan, Dioscoro A. Merilo, Antonio B. Dimaano, Jr.
  • Publication number: 20080029858
    Abstract: An integrated circuit package-on-package stacking system is provided including, forming a leadframe interposer including: forming a leadframe; forming a molded base on the leadframe; and singulating the leadframe interposer from the leadframe.
    Type: Application
    Filed: August 3, 2006
    Publication date: February 7, 2008
    Applicant: STATS CHIPPAC LTD.
    Inventors: Dioscoro A. Merilo, Heap Hoe Kuan, You Yang Ong, Seng Guan Chow, Ma. Shirley Asoy
  • Publication number: 20070246813
    Abstract: An embedded integrated circuit package-on-package system is provided forming a first integrated circuit package system, forming a second integrated circuit package system, and mounting the second integrated circuit package system over the first integrated circuit package system with the first integrated circuit package system, the second integrated circuit package system, or a combination thereof being an embedded integrated circuit package system or an embedded stacked integrated circuit package system.
    Type: Application
    Filed: April 19, 2006
    Publication date: October 25, 2007
    Applicant: STATS ChipPAC Ltd.
    Inventors: You Yang Ong, Dioscoro Merilo, Seng Guan Chow
  • Publication number: 20070246806
    Abstract: An embedded integrated circuit package system is provided forming a first conductive pattern on a first structure, connecting a first integrated circuit die on the first conductive pattern, forming a substrate forming encapsulation to cover the first integrated circuit die and the first conductive pattern, forming a channel in the substrate forming encapsulation, and applying a conductive material in the channel.
    Type: Application
    Filed: April 19, 2006
    Publication date: October 25, 2007
    Applicant: STATS ChipPAC Ltd.
    Inventors: You Yang Ong, Dioscoro Merilo, Seng Guan Chow
  • Publication number: 20070210443
    Abstract: An integrated circuit package on package system including forming an interconnect integrated circuit package and attaching an extended-lead integrated circuit package on the interconnect integrated circuit package wherein a mold cap of the extended-lead integrated circuit package faces a mold cap of the interconnect integrated circuit package.
    Type: Application
    Filed: March 8, 2006
    Publication date: September 13, 2007
    Applicant: STATS CHIPPAC LTD.
    Inventors: Dioscoro Merilo, Seng Guan Chow, Antonio Dimaano, Heap Hoe Kuan, Tsz Yin Ho
  • Publication number: 20070210424
    Abstract: An integrated circuit package in package system including forming a base integrated circuit package with a base lead having a portion with a substantially planar base surface, forming an extended-lead integrated circuit package with an extended lead having a portion with a substantially planar lead-end surface, and stacking the extended-lead integrated circuit package over the base integrated circuit package with the substantially planar lead-end surface coplanar with the substantially planar base surface.
    Type: Application
    Filed: March 8, 2006
    Publication date: September 13, 2007
    Applicant: STATS CHIPPAC LTD.
    Inventors: Tsz Yin Ho, Dioscoro Merilo, Seng Guan Chow, Antonio Dimaano, Heap Hoe Kuan
  • Publication number: 20070209834
    Abstract: An integrated circuit leaded stacked package system including forming an no-lead integrated circuit package having a mold cap, and attaching a mold cap of an extended-lead integrated circuit package facing the mold cap of the no-lead integrated circuit package.
    Type: Application
    Filed: March 8, 2006
    Publication date: September 13, 2007
    Applicant: STATS CHIPPAC LTD.
    Inventors: Heap Hoe Kuan, Tsz Yin Ho, Dioscoro Merilo, Seng Guan Chow, Antonio Dimaano
  • Publication number: 20070200230
    Abstract: A stackable integrated circuit package system is provided placing a first integrated circuit die having an interconnect provided thereon in a substrate having a cavity, encapsulating the first integrated circuit die, having the interconnect exposed, in the cavity and along a first side of the substrate, mounting a second integrated circuit die to the first integrated circuit die, and encapsulating the second integrated circuit die along a second side of the substrate.
    Type: Application
    Filed: February 27, 2006
    Publication date: August 30, 2007
    Applicant: STATS CHIPPAC LTD.
    Inventors: Seng Guan Chow, Heap Hoe Kuan, Dioscoro Merilo, Antonio Dimaano
  • Publication number: 20070200257
    Abstract: A stackable integrated circuit package system is provided forming a first integrated circuit die having an interconnect provided thereon, forming an external interconnect, having an upper tip and a lower tip, from a lead frame, mounting the first integrated circuit die on the external interconnect with the interconnect on the lower tip and below the upper tip, and encapsulating around the interconnect with an exposed surface.
    Type: Application
    Filed: February 25, 2006
    Publication date: August 30, 2007
    Applicant: STATS CHIPPAC LTD.
    Inventors: Seng Guan Chow, Heap Hoe Kuan, Dioscoro Merilo, Antonio Dimaano
  • Patent number: 6744125
    Abstract: A new method and package is provided for the packaging of semiconductor devices. The method and package starts with a semiconductor substrate, the substrate is pre-baked. In the first embodiment of the invention, a copper foil is attached to the substrate, in the second embodiment of the invention a adhesive film is attached to the substrate. Processing then continues by attaching the die to the copper foil under the first embodiment of the invention and to the film under the second embodiment of the invention. After this the processing continues identically for the two embodiments of the invention with steps of curing, plasma cleaning, wire bonding, optical inspection, plasma cleaning and providing a molding around the die and the wires connected to the die. For the second embodiment of the invention, the film is now detached and replaced with a copper foil.
    Type: Grant
    Filed: January 9, 2003
    Date of Patent: June 1, 2004
    Assignee: St. Assembly Test Services Ltd.
    Inventors: Raymundo M. Camenforte, Dioscoro A. Merilo, Seng Guan Chow
  • Publication number: 20030143777
    Abstract: A new method and package is provided for the packaging of semiconductor devices. The method and package starts with a semiconductor substrate, the substrate is pre-baked. In the first embodiment of the invention, a copper foil is attached to the substrate, in the second embodiment of the invention a adhesive film is attached to the substrate. Processing then continues by attaching the die to the copper foil under the first embodiment of the invention and to the film under the second embodiment of the invention. After this the processing continues identically for the two embodiments of the invention with steps of curing, plasma cleaning, wire bonding, optical inspection, plasma cleaning and providing a molding around the die and the wires connected to the die. For the second embodiment of the invention, the film is now detached and replaced with a copper foil.
    Type: Application
    Filed: January 9, 2003
    Publication date: July 31, 2003
    Applicant: ST Assembly Test Services Ltd.
    Inventors: Raymundo M. Camenforte, Dioscoro A. Merilo, Seng Guan Chow