Patents by Inventor Dong Chul Kim

Dong Chul Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10243104
    Abstract: A composition of matter comprising a plurality of nanowires on a substrate, said nanowires having been grown epitaxially on said substrate in the presence of a metal catalyst such that a catalyst deposit is located at the top of at least some of said nanowires, wherein said nanowires comprise at least one group III-V compound or at least one group II-VI compound or comprises at least one non carbon group IV element; and wherein a graphitic layer is in contact with at least some of the catalyst deposits on top of said nanowires.
    Type: Grant
    Filed: January 10, 2013
    Date of Patent: March 26, 2019
    Assignee: NORWEGIAN UNIVERESITY OF SCIENCE AND TECHNOLOGY (NTNU)
    Inventors: Helge Weman, Bjørn-Ove Fimland, Dong Chul Kim
  • Publication number: 20180254184
    Abstract: A composition of matter comprising at least one nanowire on a graphitic substrate, said at least one nanowire having been grown epitaxially on said substrate, wherein said nanowire comprises at least one group III-V compound or at least one group II-VI compound or comprises at least one non carbon group (IV) element.
    Type: Application
    Filed: May 4, 2018
    Publication date: September 6, 2018
    Inventors: Helge Weman, Bjørn-Ove Fimland, Dong Chul Kim
  • Publication number: 20180226242
    Abstract: A process for growing nanowires or nanopyramids comprising: (I) providing a graphitic substrate and depositing AlGaN, InGaN, AlN or AlGa(In)N on said graphitic substrate at an elevated temperature to form a buffer layer or nanoscale nucleation islands of said compounds; (II) growing a plurality of semiconducting group III-V nanowires or nanopyramids, preferably III-nitride nanowires or nanopyramids, on the said buffer layer or nucleation islands on the graphitic substrate, preferably via MOVPE or MBE.
    Type: Application
    Filed: August 1, 2016
    Publication date: August 9, 2018
    Inventors: Dong-Chul KIM, Ida Marie HØIAAS, Mazid MUNSHI, Bjørn Ove FIMLAND, Helge WEMAN, Dingding REN, Dasa DHEERAJ
  • Publication number: 20180204977
    Abstract: A light emitting diode device comprising: a plurality of nanowires or nanopyramids grown on a graphitic substrate, said nanowires or nanopyramids having a p-n or p-i-n junction, a first electrode in electrical contact with said graphitic substrate; a light reflective layer in contact with the top of at least a portion of said nanowires or nanopyramids, said light reflective layer optionally acting as a second electrode; optionally a second electrode in electrical contact with the top of at least a portion of said nanowires or nanopyramids, said second electrode being essential where said light reflective layer does not act as an electrode; wherein said nanowires or nanopyramids comprise at least one group III-V compound semiconductor; and wherein in use light is emitted from said device in a direction substantially opposite to said light reflective layer.
    Type: Application
    Filed: July 13, 2016
    Publication date: July 19, 2018
    Inventors: Dasa L. DHEERAJ, Dong Chul KIM, Bjørn Ove M. FIMLAND, Helge WEMAN
  • Publication number: 20180204976
    Abstract: A composition of matter comprising: a graphitic substrate optionally carried on a support; a seed layer having a thickness of no more than 50 nm deposited directly on top of said substrate, opposite any support; and an oxide or nitride masking layer directly on top of said seed layer; wherein a plurality of holes are present through said seed layer and through said masking layer to said graphitic substrate; and wherein a plurality of nanowires or nanopyramids are grown from said substrate in said holes, said nanowires or nanopyramids comprising at least one semiconducting group III-V compound.
    Type: Application
    Filed: July 13, 2016
    Publication date: July 19, 2018
    Inventors: Dong Chul KIM, Ida Marie E. HØIAAS, Carl Philip J. HEIMDAL, Bjørn Ove M. FIMLAND, Helge WEMAN
  • Patent number: 9966257
    Abstract: A composition of matter comprising at least one nanowire on a graphitic substrate, said at least one nanowire having been grown epitaxially on said substrate, wherein said nanowire comprises at least one group III-V compound or at least one group II-VI compound or comprises at least one non carbon group (IV) element.
    Type: Grant
    Filed: December 13, 2011
    Date of Patent: May 8, 2018
    Assignee: Norwegian University of Science and Technology
    Inventors: Helge Weman, Bjørn-Ove Fimland, Dong Chul Kim
  • Publication number: 20170330770
    Abstract: In a method of cleaning a substrate, a protecting liquid may be sprayed to a surface of the substrate from a first position in a first spray direction. Cleaning droplets may be injected on to the surface of the substrate. The protecting liquid may be sprayed to the surface of the substrate from a second position different from the first position in a second spray direction. For example, the protecting liquid may be always sprayed from the central portion toward the edge portions in the substrate so that the protecting liquid on the substrate may have a uniform thickness.
    Type: Application
    Filed: February 24, 2017
    Publication date: November 16, 2017
    Inventors: Seok-Hoon KIM, Kyoung-Seob KIM, Dong-Chul KIM, Hyo-San LEE
  • Publication number: 20170263567
    Abstract: A semiconductor package includes an integrated circuit mounted on a substrate, a first power line disposed on or above the substrate and configured to transmit an operating voltage to the integrated circuit, and a second power line disposed on or above the substrate and configured to transmit a ground voltage to the integrated circuit, in which each of the first power line and the second power line has a first width, the first power line is spaced apart from the second power line by a first distance, thicknesses of each of the first power line and the second power line are less than or equal to 20 ?m, and a ratio of the first width to the first distance is greater than 2.5.
    Type: Application
    Filed: November 29, 2016
    Publication date: September 14, 2017
    Inventors: Sung Wook Moon, Min Sung Kim, Eun Seok Song, Kyoung Ho Kim, Dong Chul Kim, Jin Ho Kim, Ji Hyun Lee
  • Publication number: 20150194549
    Abstract: A composition of matter, in particular a photovoltaic cell, comprising: at least one core semiconductor nanowire on a graphitic substrate, said at least one core nanowire having been grown epitaxially on said substrate wherein said nanowire comprises at least one group III-V compound or at least one group II-VI compound or at least one group IV element; a semiconductor shell surrounding said core nanowire, said shell comprising at least one group III-V compound or at least one group II-VI compound or at least one group IV element such that said core nanowire and said shell form a n-type semiconductor and a p-type semiconductor respectively or vice versa; and an outer conducting coating surrounding said shell which forms an electrode contact.
    Type: Application
    Filed: June 21, 2013
    Publication date: July 9, 2015
    Inventors: Helge Weman, Bjørn-Ove Fimland, Dong Chul Kim
  • Publication number: 20150076450
    Abstract: A composition of matter comprising a plurality of nanowires on a substrate, said nanowires having been grown epitaxially on said substrate in the presence of a metal catalyst such that a catalyst deposit is located at the top of at least some of said nanowires, wherein said nanowires comprise at least one group III-V compound or at least one group II-VI compound or comprises at least one non carbon group IV element; and wherein a graphitic layer is in contact with at least some of the catalyst deposits on top of said nanowires.
    Type: Application
    Filed: January 10, 2013
    Publication date: March 19, 2015
    Inventors: Helge Weman, Bjørn-Ove Fimland, Dong Chul Kim
  • Patent number: 8873274
    Abstract: A memory cell includes a plug-type first electrode in a substrate, a magneto-resistive memory element disposed on the first electrode, and a second electrode disposed on the magneto-resistive memory element opposite the first electrode. The second electrode has an area of overlap with the magneto-resistive memory element that is greater than an area of overlap of the first electrode and the magneto-resistive memory element. The first surface may, for example, be substantially circular and have a diameter less than a minimum planar dimension (e.g., width) of the second surface. The magneto-resistive memory element may include a colossal magneto-resistive material, such as an insulating material with a perovskite phase and/or a transition metal oxide.
    Type: Grant
    Filed: April 15, 2013
    Date of Patent: October 28, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Gyu Baek, Moon-Sook Lee, Dong-Chul Kim
  • Publication number: 20130334497
    Abstract: A composition of matter comprising at least one nanowire on a graphitic substrate, said at least one nanowire having been grown epitaxially on said substrate, wherein said nanowire comprises at least one group III-V compound or at least one group II-VI compound or comprises at least one non carbon group (IV) element.
    Type: Application
    Filed: December 13, 2011
    Publication date: December 19, 2013
    Applicant: Norwegian University of Science and Technology
    Inventors: Helge Weman, Bjorn-Ove Fimland, Dong Chul Kim
  • Publication number: 20130252395
    Abstract: Example embodiments relate to a resistive random access memory (RRAM) and a method of manufacturing the RRAM. A RRAM according to example embodiments may include a lower electrode, which may be formed on a lower structure (e.g., substrate). A resistive layer may be formed on the lower electrode, wherein the resistive layer may include a transition metal dopant. An upper electrode may be formed on the resistive layer. Accordingly, the transition metal dopant may form a filament in the resistive layer that operates as a current path.
    Type: Application
    Filed: May 13, 2013
    Publication date: September 26, 2013
    Inventors: Sun-ae SEO, Young-soo PARK, Ran-Ju JUNG, Myoung-jae LEE, Dong-chul KIM, Seung-eon AHN
  • Publication number: 20130240826
    Abstract: A memory cell includes a plug-type first electrode in a substrate, a magneto-resistive memory element disposed on the first electrode, and a second electrode disposed on the magneto-resistive memory element opposite the first electrode. The second electrode has an area of overlap with the magneto-resistive memory element that is greater than an area of overlap of the first electrode and the magneto-resistive memory element. The first surface may, for example, be substantially circular and have a diameter less than a minimum planar dimension (e.g., width) of the second surface. The magneto-resistive memory element may include a colossal magneto-resistive material, such as an insulating material with a perovskite phase and/or a transition metal oxide.
    Type: Application
    Filed: April 15, 2013
    Publication date: September 19, 2013
    Inventors: In-Gyu Baek, Moon-Sook Lee, Dong-Chul Kim
  • Patent number: 8513653
    Abstract: An electronic device, a transparent display and methods for fabricating the same are provided, the electronic device including a first, a second and a third element each formed of a two-dimensional (2D) sheet material. The first, second, and third elements are stacked in a sequential order or in a reverse order. The second element is positioned between the first element and the third element. The second element has an insulator property, the first and third elements have a metal property or a semiconductor property.
    Type: Grant
    Filed: September 7, 2010
    Date of Patent: August 20, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yun-sung Woo, Sun-ae Seo, Dong-chul Kim, Hyun-jong Chung
  • Patent number: 8487356
    Abstract: The graphene device may include an upper oxide layer on at least one embedded gate, and a graphene channel and a plurality of electrodes on the upper oxide layer. The at least one embedded gate may be formed on the substrate. The graphene channel may be formed on the plurality of electrodes, or the plurality of electrodes may be formed on the graphene channel.
    Type: Grant
    Filed: November 30, 2011
    Date of Patent: July 16, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin seong Heo, Sun-ae Seo, Dong-chul Kim, Yun-sung Woo, Hyun-jong Chung
  • Publication number: 20130177896
    Abstract: The present invention discloses a teaching tool for easier understanding of a diagram looking different depending on viewing angles. The teaching tool includes a transparent body (3) composed of transparent plates (1), and a plurality of circular rings (2) arranged within the transparent body (3) at a specified interval.
    Type: Application
    Filed: July 13, 2011
    Publication date: July 11, 2013
    Inventors: Dong Chul Kim, Mi Ryung Barn
  • Patent number: 8476994
    Abstract: Provided is an electromechanical switch and a method of manufacturing the same. The electromechanical switch includes an elastic conductive layer that moves by the application of an electric field, wherein the elastic conductive layer includes at least one layer of graphene.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: July 2, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-chul Kim, Ran-ju Jung, Sun-ae Seo, Chang-won Lee, Hyun-jong Chung
  • Patent number: 8467344
    Abstract: This is provided a method for allocating pilots to a sub-frame. The sub-frame includes a plurality of blocks in time domain. The method includes allocating a data demodulation (DM) pilot used for demodulating data to two blocks spaced not contiguous with each other, and allocating a channel quality (CQ) pilot. System capacity can be increased, and degradation of performance incurred by a channel estimation error can be minimized.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: June 18, 2013
    Assignee: LG Electronics Inc.
    Inventors: Min Seok Noh, Seung Hee Han, Yeong Hyeon Kwon, Hyun Woo Lee, Dong Chul Kim
  • Patent number: 8466461
    Abstract: Example embodiments relate to a resistive random access memory (RRAM) and a method of manufacturing the RRAM. A RRAM according to example embodiments may include a lower electrode, which may be formed on a lower structure (e.g., substrate). A resistive layer may be formed on the lower electrode, wherein the resistive layer may include a transition metal dopant. An upper electrode may be formed on the resistive layer. Accordingly, the transition metal dopant may form a filament in the resistive layer that operates as a current path.
    Type: Grant
    Filed: November 28, 2007
    Date of Patent: June 18, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sun-ae Seo, Young-soo Park, Ran-ju Jung, Myoung-jae Lee, Dong-chul Kim, Seung-eon Ahn