Patents by Inventor Dong Hyeon Jang

Dong Hyeon Jang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7977156
    Abstract: A method for manufacturing chip stack packages may include: providing at least two wafers, each wafer having a plurality of chips, and scribe lanes formed between and separating adjacent chips; forming a plurality of via holes in peripheral portions of the scribe lanes; forming connection vias by filling the via holes; establishing electrical connections between the chip pads and corresponding connection vias; removing material from the back sides of the wafers to form thinned wafers; separating the thinned wafers into individual chips by removing a central portion of each scribe lane; attaching a first plurality of individual chips to a test wafer; attaching a second plurality of individual chips to the first plurality of individual chips to form a plurality of chip stack structures; encapsulating the plurality of chip stack structures; and separating the plurality of chip stack structures to form individual chip stack packages.
    Type: Grant
    Filed: April 22, 2009
    Date of Patent: July 12, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kang-Wook Lee, Gu-Sung Kim, Dong-Hyeon Jang, Seung-Duk Baek, Jae-Sik Chung
  • Publication number: 20110097846
    Abstract: A semiconductor chip comprises a substrate including a front surface and a rear surface, the substrate having a first via hole formed in the front surface and a second via hole formed in the rear surface, a first conductive plug formed on the substrate, the first conductive plug including a first portion formed in the first via hole and a second portion protruding from the front surface of the substrate, and a second conductive plug formed on the first conductive plug, the second conductive plug having a smaller cross-sectional area than the first conductive plug.
    Type: Application
    Filed: June 17, 2010
    Publication date: April 28, 2011
    Inventors: Son-Kwan HWANG, In-Young Lee, Ho-Jin Lee, Dong-Hyeon Jang
  • Patent number: 7923296
    Abstract: A ball grid array type board on chip package may include an integrated circuit chip having an active surface that supports a plurality of contact pads. An interposer may be adhered to the active surface of the integrated circuit chip. At least one hole may be provided through the interposer to expose the contact pads. A board, which may have a first surface supporting a plurality of metal lines, may have a second surface adhered to the interposer. The board may have an opening through which the contact pads may be exposed. A plurality of bonding wires may connect the contact pads to the metal lines through the opening.
    Type: Grant
    Filed: April 24, 2009
    Date of Patent: April 12, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-soo Chung, Dong-hyeon Jang, Dong-ho Lee, In-young Lee
  • Patent number: 7855144
    Abstract: Provided is a method of forming conductors (e.g., metal lines and/or bumps) for semiconductor devices and conductors formed from the same. First and second seed metal layers may be formed. At least one mask may be formed on a portion on which a conductor is to be formed. An exposed portion may be oxidized. The oxidized portion may be removed. A conductive structure may be formed on an upper surface of a portion which is not oxidized. The conductors may be metal lines and/or bumps. The conductive structures may be solder balls.
    Type: Grant
    Filed: October 31, 2006
    Date of Patent: December 21, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Soon-bum Kim, Sung-min Sim, Dong-hyeon Jang, Jae-sik Chung, Se-yong Oh
  • Patent number: 7825495
    Abstract: A semiconductor chip structure may include a semiconductor chip, a first insulation layer and a redistribution layer. The first insulation layer may be formed on the semiconductor chip. The first insulation layer may have at least one first groove formed at an upper surface portion of the first insulation layer. Further, the at least one first groove may have an upper width and a lower width greater than the upper width. The redistribution layer may be partially formed on the first insulation layer. The redistribution layer may have at least one first protrusion formed on a lower surface portion of the redistribution layer. The first protrusion may have an upper width and a lower width less than the upper width. The first protrusion may be inserted into the at least one first groove.
    Type: Grant
    Filed: January 17, 2008
    Date of Patent: November 2, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Kwan Ryu, Hee-Kook Choi, Sung-Min Sim, Dong-Hyeon Jang
  • Publication number: 20100090338
    Abstract: A microelectronic structure includes a conductive pad on a substrate. The conductive pad includes first and second openings extending therethrough. A first conductive via on the conductive pad extends through the first opening in the conductive pad into the substrate. A second conductive via on the conductive pad adjacent the first conductive via extends through the second opening in the conductive pad into the substrate. At least one of the conductive vias may be electrically isolated from the conductive pad. Related devices and fabrication methods are also discussed.
    Type: Application
    Filed: February 26, 2009
    Publication date: April 15, 2010
    Inventors: Ho Jin Lee, Dong Hyeon Jang, Nam Seog Kim, In Young Lee, Ha Young Yim
  • Publication number: 20100032807
    Abstract: A wafer level semiconductor module may include a module board and an IC chip set mounted on the module board. The IC chip set may include a plurality of IC chips having scribe lines areas between the adjacent IC chips. Each IC chip may have a semiconductor substrate having an active surface with a plurality of chip pads and a back surface. A passivation layer may be provided on the active surface of the semiconductor substrate of each IC chip and may having openings through which the chip pads may be exposed. Sealing portions may be formed in scribe line areas.
    Type: Application
    Filed: October 8, 2009
    Publication date: February 11, 2010
    Inventors: Hyun-Soo Chung, Seung-Duk Baek, Dong-Ho Lee, Dong-Hyeon Jang, Seong-Deok Hwang
  • Publication number: 20090302418
    Abstract: Provided is a fuse structure of a semiconductor device. The fuse structure may include an insulating layer pattern structure, a fuse and a protecting layer pattern. The insulating layer pattern structure may be formed on a substrate. The insulating layer pattern structure may have an opening. The fuse may be formed in the opening. The protecting layer pattern may be formed in the opening of the insulating layer pattern structure to cover the fuse.
    Type: Application
    Filed: June 4, 2009
    Publication date: December 10, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-Soo CHUNG, Dong-Ho LEE, Dong-Hyeon JANG, Eun-Chul AHN, Kun-Gu LEE, Chang-Woo SHIN
  • Patent number: 7598607
    Abstract: Provided is a semiconductor package with enhanced joint reliability and methods of fabricating the same. The method includes: forming package units including a semiconductor chip interposed between a bottom layer and a top layer; and sequentially stacking the package units on a substrate. The bottom layer and the top layer are formed of a material having a lower modulus than the semiconductor chip. The semiconductor package includes: at least one package unit disposed on a substrate, the package unit including a semiconductor chip having a pad, a bottom layer and a top layer substantially surrounding the semiconductor chip, and a redistribution structure overlying the top layer. The redistribution structure is electrically connected to the pad.
    Type: Grant
    Filed: May 19, 2008
    Date of Patent: October 6, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Soo Chung, Dong-Hyeon Jang, Nam-Seog Kim, Sun-Won Kang
  • Patent number: 7592709
    Abstract: A ball grid array type board on chip package may include an integrated circuit chip having an active surface that supports a plurality of contact pads. An interposer may be adhered to the active surface of the integrated circuit chip. At least one hole may be provided through the interposer to expose the contact pads. A board, which may have a first surface supporting a plurality of metal lines, may have a second surface adhered to the interposer. The board may have an opening through which the contact pads may be exposed. A plurality of bonding wires may connect the contact pads to the metal lines through the opening.
    Type: Grant
    Filed: May 10, 2006
    Date of Patent: September 22, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-soo Chung, Dong-hyeon Jang, Dong-ho Lee, In-young Lee
  • Publication number: 20090215229
    Abstract: A ball grid array type board on chip package may include an integrated circuit chip having an active surface that supports a plurality of contact pads. An interposer may be adhered to the active surface of the integrated circuit chip. At least one hole may be provided through the interposer to expose the contact pads. A board, which may have a first surface supporting a plurality of metal lines, may have a second surface adhered to the interposer. The board may have an opening through which the contact pads may be exposed. A plurality of bonding wires may connect the contact pads to the metal lines through the opening.
    Type: Application
    Filed: April 24, 2009
    Publication date: August 27, 2009
    Inventors: Hyun-soo Chung, Dong-hyeon Jang, Dong-ho Lee, In-young Lee
  • Publication number: 20090209063
    Abstract: A method for manufacturing chip stack packages may include: providing at least two wafers, each wafer having a plurality of chips, and scribe lanes formed between and separating adjacent chips; forming a plurality of via holes in peripheral portions of the scribe lanes; forming connection vias by filling the via holes; establishing electrical connections between the chip pads and corresponding connection vias; removing material from the back sides of the wafers to form thinned wafers; separating the thinned wafers into individual chips by removing a central portion of each scribe lane; attaching a first plurality of individual chips to a test wafer; attaching a second plurality of individual chips to the first plurality of individual chips to form a plurality of chip stack structures; encapsulating the plurality of chip stack structures; and separating the plurality of chip stack structures to form individual chip stack packages.
    Type: Application
    Filed: April 22, 2009
    Publication date: August 20, 2009
    Inventors: Kang-Wook Lee, Gu-Sung Kim, Dong-Hyeon Jang, Seung-Duk Baek, Jae-sik Chung
  • Publication number: 20090184411
    Abstract: Provided are semiconductor packages and methods of manufacturing the semiconductor package. The semiconductor packages may include a substrate including a chip pad, a redistributed line which is electrically connected to the chip pad and includes an opening. The semiconductor packages may also include an external terminal connection portion, and an external terminal connection pad which is disposed at an opening and electrically connected to the redistributed line. The present general inventive concept can solve the problem where an ingredient of gold included in a redistributed line may be prevented from being diffused into an adjacent bump pad to form a void or an undesired intermetallic compound. In a chip on chip structure, a plurality of bumps of a lower chip are connected to an upper chip to improve reliability, diversity and functionality of the chip on chip structure.
    Type: Application
    Filed: January 14, 2009
    Publication date: July 23, 2009
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Hyun-Soo CHUNG, Jae-Shin Cho, Dong-Ho Lee, Dong-Hyeon Jang, Seong-Deok Hwang, Seung-Duk Baek
  • Patent number: 7545027
    Abstract: A wafer level package may include a semiconductor substrate supporting an electrode pad. A first insulating layer may be provided on the semiconductor substrate. The first insulating layer may include a first opening through which the electrode pad may be exposed. A seed metal layer may be provided on an entire surface of the first insulating layer. A redistribution interconnection metal layer may be provided on the seed metal layer. A second insulating layer may be provided on the redistribution interconnection metal layer. The second insulating layer may have a second opening spaced from the first opening to expose a portion of the redistribution interconnection metal layer. The second insulating layer may surround the redistribution interconnection metal layer. An unwanted portion of seed metal layer may be removed using the second insulating layer as an etch mask.
    Type: Grant
    Filed: June 8, 2006
    Date of Patent: June 9, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Soo Chung, In-Young Lee, Dong-Hyeon Jang, Myeong-Soon Park, Dong-Ho Lee
  • Patent number: 7537959
    Abstract: A chip stack package is manufactured at a wafer level by forming connection vias in the scribe lanes adjacent the chips and connecting the device chip pads to the connection vias using rerouting lines. A lower chip is then attached and connected to a substrate, which may be a test wafer, and an upper chip is attached and connected to the lower chip, the electrical connections being achieved through their respective connection vias. In addition to the connection vias, the chip stack package may include connection bumps formed between vertically adjacent chips and/or the lower chip and the substrate. The preferred substrate is a test wafer that allows the attached chips to be tested, and replaced if faulty, thereby ensuring that each layer of stacked chips includes only “known-good die” before the next layer of chips is attached thereby increasing the production rate and improving the yield.
    Type: Grant
    Filed: August 13, 2007
    Date of Patent: May 26, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kang-Wook Lee, Gu-Sung Kim, Dong-Hyeon Jang, Seung-Duk Baek, Jae-Sik Chung
  • Patent number: 7534656
    Abstract: An image sensor device including a protective plate may be manufactured from an image sensor chip having an active surface and a back surface opposite to the active surface. The image sensor chip may include chip pads formed in a peripheral region of the active surface, a microlens formed in a central region of the active surface and an intermediate region between the peripheral and central regions. A protective plate may be attached to the intermediate region of the active surface of the image sensor chip using an adhesive pattern that is sized and configured to maintain a separation distance between the protective plate and the microlens formed on the image sensor chip. Conductive plugs, formed before, during or after the manufacture of the image sensor chip circuitry may provide electrical connection between the chip pads and external connectors.
    Type: Grant
    Filed: July 23, 2007
    Date of Patent: May 19, 2009
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Yong-Chai Kwon, Kang-Wook Lee, Gu-Sung Kim, Seong-Il Han, Keum-Hee Ma, Suk-Chae Kang, Dong-Hyeon Jang
  • Publication number: 20090020878
    Abstract: A semiconductor package is provided. The semiconductor package includes a semiconductor device having a bonding pad and an interlayer insulating layer disposed on the semiconductor device. The interlayer insulating layer has an opening which exposes the bonding pad and has at least one cavity therein. A redistributed interconnection is disposed on the interlayer insulating layer and electrically connected to the exposed bonding pad. The redistributed interconnection is disposed over the cavity. A method of fabricating the semiconductor package is also provided.
    Type: Application
    Filed: January 15, 2008
    Publication date: January 22, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung-Kwan RYU, Hee-Kook CHOI, Sung-Min SIM, Dong-Hyeon JANG
  • Publication number: 20080290492
    Abstract: Provided is a semiconductor package with enhanced joint reliability and methods of fabricating the same. The method includes: forming package units including a semiconductor chip interposed between a bottom layer and a top layer; and sequentially stacking the package units on a substrate. The bottom layer and the top layer are formed of a material having a lower modulus than the semiconductor chip. The semiconductor package includes: at least one package unit disposed on a substrate, the package unit including a semiconductor chip having a pad, a bottom layer and a top layer substantially surrounding the semiconductor chip, and a redistribution structure overlying the top layer. The redistribution structure is electrically connected to the pad.
    Type: Application
    Filed: May 19, 2008
    Publication date: November 27, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-Soo CHUNG, Dong-Hyeon JANG, Nam-Seog KIM, Sun-Won KANG
  • Publication number: 20080230877
    Abstract: A semiconductor package and a method of fabricating the same. The method includes providing a semiconductor substrate on which a chip pad is formed. A wire redistribution layer connected to the chip pad is formed. An insulating layer which includes an opening exposing a portion of the wire redistribution layer is formed. A metal ink is applied within the opening to thereby form a bonding pad. The applied metal ink within the opening and the insulating layer can be cured simultaneously.
    Type: Application
    Filed: March 18, 2008
    Publication date: September 25, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyun-soo Chung, Dong-hyeon Jang, Son-kwan Hwang, Nam-seog Kim
  • Publication number: 20080185738
    Abstract: A semiconductor device and a method for fabricating the same are disclosed. According to some embodiments, a semiconductor device comprises a lower structure formed on a semiconductor structure. The lower structure has chip pads. The semiconductor device further comprises a passivation layer located over the chip pads. The passivation layer comprises first openings defined therein to expose at least a portion of the chip pads. The semiconductor device additionally includes at least two adjacent redistribution lines spaced apart from each other and located over the passivation layer. The at least two redistribution lines are respectively coupled to the chip pads through corresponding ones of the first openings. The semiconductor device comprises a first insulation layer located over the passivation layer. The first insulation layer includes a void extending between the at least two adjacent redistribution lines.
    Type: Application
    Filed: January 18, 2008
    Publication date: August 7, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae Sik CHUNG, Sung Min SIM, Hee Kook CHOI, Dong Hyeon JANG