Patents by Inventor Douglas D. Smith

Douglas D. Smith has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6822918
    Abstract: The present invention relates to a method for improving speed and increasing performance in a multi-port register file memory or SRAM including at least one storage element and other circuitry that operate synchronously or asynchronously. The method comprises differentially sensing a small voltage swing in the multi-port memory using a two-stage analog-style sense amplifier including at least one trip-level-shifted inverter device.
    Type: Grant
    Filed: October 6, 2003
    Date of Patent: November 23, 2004
    Assignee: Broadcom Corporation
    Inventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Myron Buer
  • Publication number: 20040156224
    Abstract: The present invention relates to a method and circuit for verifying the state of a gated fuse element used with a one-time programmable CMOS memory device. A first expected state is set and a state of a first gate-ox fuse is sensed. The state of the first gate-ox fuse is compared to the first expected state to determine if they are equal, and a first signal is generated. A second expected state is set and a state of a second gate-ox fuse is sensed. The state of the second gate-ox fuse is compared to the second expected state to determine if they are equal, and a second signal is generated. A valid output is generated if both the first and second signals are in a correct state, both signals are high for example.
    Type: Application
    Filed: January 14, 2004
    Publication date: August 12, 2004
    Inventors: Myron J. Buer, Douglas D. Smith
  • Publication number: 20040157379
    Abstract: An anti-fuse device includes a substrate and laterally spaced source and drain regions formed in the substrate. A channel is formed between the source and drain regions. A gate and gate oxide are formed on the channel and lightly doped source and drain extension regions are formed in the channel. The lightly doped source and drain regions extend across the channel from the source and the drain regions, respectively, occupying a substantial portion of the channel. Programming of the anti-fuse is performed by application of power to the gate and at least one of the source region and the drain region to break-down the gate oxide, which minimizes resistance between the gate and the channel.
    Type: Application
    Filed: February 9, 2004
    Publication date: August 12, 2004
    Applicant: Broadcom Corporation
    Inventors: Akira Ito, Douglas D. Smith, Myron J. Buer
  • Publication number: 20040151049
    Abstract: The present invention relates to a one-time programmable memory cell and a method of setting a state for a one-time programmable memory cell. The memory cell includes a storage element adapted to store data and two thin gated fuses coupled to the storage element, adapted to set the state of the memory cell. A level shifter device is connected to the gated fuses and is adapted to stand off a high voltage when setting the state of the memory cell. At least one switch transistor is connected to at least the level shifter device and is adapted to select at least one of the gated fuses, enabling a high voltage to be communicated thereto, thus setting the state of the memory cell. A programming device is coupled to the storage element and is adapted to keep at least one of the gated fuses low when setting the state of the memory cell.
    Type: Application
    Filed: January 22, 2004
    Publication date: August 5, 2004
    Inventors: Douglas D. Smith, Myron Buer, Laurentiu Vasiliu, Bassem Radieddine
  • Patent number: 6744660
    Abstract: The present invention relates to a method of setting a state of a one-time programmable memory device having at least one memory cell with a thin gate-ox fuse element having an oxide of about 2.5 nm thick or less using a high voltage switch. The method comprises switching in a high programming voltage into the memory cell using such high voltage switch, setting the state of the thin gate-ox fuse element.
    Type: Grant
    Filed: April 17, 2003
    Date of Patent: June 1, 2004
    Assignee: Broadcom Corporation
    Inventors: Douglas D. Smith, Myron Buer, Bassem Radieddine
  • Publication number: 20040066687
    Abstract: The present invention relates to a multi-port register file memory or SRAM including a plurality of storage elements and other circuitry that operate synchronously or asynchronously. The storage elements are arranged in rows and columns and store data. Two read port pairs are coupled to each of the storage elements and a differential sensing device or circuit. The read port is coupled to the storage elements in an isolated manner, enabling a plurality of cells to be arranged in such rows and columns. The sensing device is adapted to sense a small voltage swing. A column mux circuit is coupled to each column and the sensing device. Performance is not degraded unusually as the power supply voltage is reduced due to bus drop or inductive effects.
    Type: Application
    Filed: October 6, 2003
    Publication date: April 8, 2004
    Inventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Myron Buer
  • Patent number: 6704236
    Abstract: A method and circuit for verifying the state of a gated fuse element used with a one-time programmable CMOS memory device. A first expected state is set and a state of a first gate-ox fuse is sensed. The state of the first gate-ox fuse is compared to the first expected state to determine if they are equal, and a first signal is generated. A second expected state is set and a state of a second gate-ox fuse is sensed. The state of the second gate-ox fuse is compared to the second expected state to determine if they are equal, and a second signal is generated. A valid output is generated if both the first and second signals are in a correct state, both signals are high for example.
    Type: Grant
    Filed: January 3, 2002
    Date of Patent: March 9, 2004
    Assignee: Broadcom Corporation
    Inventors: Myron J. Buer, Douglas D. Smith
  • Patent number: 6700176
    Abstract: An anti-fuse device includes a substrate and laterally spaced source and drain regions formed in the substrate. A channel is formed between the source and drain regions. A gate and gate oxide are formed on the channel and lightly doped source and drain extension regions are formed in the channel. The lightly doped source and drain regions extend across the channel from the source and the drain regions, respectively, occupying a substantial portion of the channel. Programming of the anti-fuse is performed by application of power to the gate and at least one of the source region and the drain region to break-down the gate oxide, which minimizes resistance between the gate and the channel.
    Type: Grant
    Filed: July 18, 2002
    Date of Patent: March 2, 2004
    Assignee: Broadcom Corporation
    Inventors: Akira Ito, Douglas D. Smith, Myron J. Buer
  • Patent number: 6693819
    Abstract: The present invention relates to a high voltage switch used with a one-time programmable memory device and a method of setting a state of a one-time programmable memory device using such a high voltage switch. The memory device includes a plurality of one time programmable memory cells arranged in an array and adapted to be programmed using a high voltage, wherein each of the memory cells includes at least one storage element and two gated fuses connected to the storage element. A high voltage switch is connected to at least one of the memory cells and is adapted to switch in a high voltage.
    Type: Grant
    Filed: January 8, 2002
    Date of Patent: February 17, 2004
    Assignee: Broadcom Corporation
    Inventors: Douglas D. Smith, Myron Buer, Bassem Radieddine
  • Publication number: 20040023440
    Abstract: An anti-fuse device includes a substrate and laterally spaced source and drain regions formed in the substrate. A channel is formed between the source and drain regions. A gate and gate oxide are formed on the channel and lightly doped source and drain extension regions are formed in the channel. The lightly doped source and drain regions extend across the channel from the source and the drain regions, respectively, occupying a substantial portion of the channel. Programming of the anti-fuse is performed by application of power to the gate and at least one of the source region and the drain region to break-down the gate oxide, which minimizes resistance between the gate and the channel.
    Type: Application
    Filed: July 18, 2002
    Publication date: February 5, 2004
    Applicant: Broadcom Corporation
    Inventors: Akira Ito, Douglas D. Smith, Myron J. Buer
  • Publication number: 20030202398
    Abstract: The present invention relates to a high voltage switch used with a one-time programmable memory device and a method of setting a state of a one-time programmable memory device using such a high voltage switch. The memory device includes a plurality of one time programmable memory cells arranged in an array and adapted to be programmed using a high voltage, wherein each of the memory cells includes at least one storage element and two gated fuses connected to the storage element. A high voltage switch is connected to at least one of the memory cells and is adapted to switch in a high voltage.
    Type: Application
    Filed: April 17, 2003
    Publication date: October 30, 2003
    Inventors: Douglas D. Smith, Myron Buer, Bassem Radieddine
  • Patent number: 6639866
    Abstract: The present invention relates to a multi-port register file memory or SRAM including a plurality of storage elements and other circuitry that operate synchronously or asynchronously. The storage elements are arranged in rows and columns and store data. Two read port pairs are coupled to each of the storage elements and a differential sensing device or circuit. The read port is coupled to the storage elements in an isolated manner, enabling a plurality of cells to be arranged in such rows and columns. The sensing device is adapted to sense a small voltage swing. A column mux circuit is coupled to each column and the sensing device. Performance is not degraded unusually as the power supply voltage is reduced due to bus drop or inductive effects.
    Type: Grant
    Filed: November 3, 2001
    Date of Patent: October 28, 2003
    Assignee: Broadcom Corporation
    Inventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Myron Buer
  • Publication number: 20030142530
    Abstract: The present invention relates to a one-time programmable memory cell and a method of setting a state for a one-time programmable memory cell. The memory cell includes a storage element adapted to store data and two thin gated fuses coupled to the storage element, adapted to set the state of the memory cell. A level shifter device is connected to the gated fuses and is adapted to stand off a high voltage when setting the state of the memory cell. At least one switch transistor is connected to at least the level shifter device and is adapted to select at least one of the gated fuses, enabling a high voltage to be communicated thereto, thus setting the state of the memory cell. A programming device is coupled to the storage element and is adapted to keep at least one of the gated fuses low when setting the state of the memory cell.
    Type: Application
    Filed: January 28, 2003
    Publication date: July 31, 2003
    Inventors: Douglas D. Smith, Myron Buer, Laurentiu Vasiliu, Bassem Radieddine
  • Publication number: 20030128576
    Abstract: The present invention relates to a high voltage switch used with a one-time programmable memory device and a method of setting a state of a one-time programmable memory device using such a high voltage switch. The memory device includes a plurality of one time programmable memory cells arranged in an array and adapted to be programmed using a high voltage, wherein each of the memory cells includes at least one storage element and two gated fuses connected to the storage element. A high voltage switch is connected to at least one of the memory cells and is adapted to switch in a high voltage.
    Type: Application
    Filed: January 8, 2002
    Publication date: July 10, 2003
    Inventors: Douglas D. Smith, Myron Buer, Bassem Radieddine
  • Publication number: 20030123314
    Abstract: The present invention relates to a method and circuit for verifying the state of a gated fuse element used with a one-time programmable CMOS memory device. A first expected state is set and a state of a first gate-ox fuse is sensed. The state of the first gate-ox fuse is compared to the first expected state to determine if they are equal, and a first signal is generated. A second expected state is set and a state of a second gate-ox fuse is sensed. The state of the second gate-ox fuse is compared to the second expected state to determine if they are equal, and a second signal is generated. A valid output is generated if both the first and second signals are in a correct state, both signals are high for example.
    Type: Application
    Filed: January 3, 2002
    Publication date: July 3, 2003
    Inventors: Myron J. Buer, Douglas D. Smith
  • Publication number: 20030099148
    Abstract: The present invention relates to a multi-port register file memory including a plurality of storage elements in columns. The storage elements are arranged in rows and columns and store data. At least one read port is coupled to each of the storage elements and a sensing device is coupled to the read port. The read port is coupled to the storage elements in an isolated manner, enabling a plurality of cells to be arranged in such rows and columns. The sensing device is adapted to sense a small voltage swing. A pair of series transistors coupled together act as the read port while a column mux circuit is coupled to each column and the sensing device. The sensing device includes two inverters comprising input offset and gain stages. An offset device biases the local bitlines at a voltage close to the sense amplifier trip point.
    Type: Application
    Filed: January 10, 2003
    Publication date: May 29, 2003
    Inventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Gregory Djaja
  • Patent number: 6525955
    Abstract: The present invention relates to a one-time programmable memory cell and a method of setting a state for a one-time programmable memory cell. The memory cell includes a storage element adapted to store data and two thin gated fuses coupled to the storage element, adapted to set the state of the memory cell. A level shifter device is connected to the gated fuses and is adapted to stand off a high voltage when setting the state of the memory cell. At least one switch transistor is connected to at least the level shifter device and is adapted to select at least one of the gated fuses, enabling a high voltage to be communicated thereto, thus setting the state of the memory cell. A programming device is coupled to the storage element and is adapted to keep at least one of the gated fuses low when setting the state of the memory cell.
    Type: Grant
    Filed: December 18, 2001
    Date of Patent: February 25, 2003
    Assignee: Broadcom Corporation
    Inventors: Douglas D. Smith, Myron Buer, Laurentiu Vasiliu, Bassem Radieddine
  • Patent number: 6519204
    Abstract: Devices and methods relating to a multi-port register file memory including a plurality of storage elements in columns are disclosed. The storage elements are arranged in rows and columns and store data. At least one read port is coupled to each of the storage elements and a sensing device is coupled to the read port. The read port is coupled to the storage elements in an isolated manner, enabling a plurality of cells to be arranged in such rows and columns. The sensing device is adapted to sense a small voltage swing. A pair of series transistors coupled together act as the read port while a column mux circuit is coupled to each column and the sensing device. The sensing device includes two inverters comprising input offset and gain stages. An offset device biases the local bitlines at a voltage close to the sense amplifier trip point.
    Type: Grant
    Filed: September 27, 2001
    Date of Patent: February 11, 2003
    Assignee: Broadcom Corporation
    Inventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Gregory Djaja
  • Publication number: 20020125585
    Abstract: The present invention relates to a multi-port register file memory or SRAM including a plurality of storage elements and other circuitry that operate synchronously or asynchronously. The storage elements are arranged in rows and columns and store data. Two read port pairs are coupled to each of the storage elements and a differential sensing device or circuit. The read port is coupled to the storage elements in an isolated manner, enabling a plurality of cells to be arranged in such rows and columns. The sensing device is adapted to sense a small voltage swing. A column mux circuit is coupled to each column and the sensing device. Performance is not degraded unusually as the power supply voltage is reduced due to bus drop or inductive effects.
    Type: Application
    Filed: November 3, 2001
    Publication date: September 12, 2002
    Inventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Myron Buer
  • Publication number: 20020071333
    Abstract: The present invention relates to a multi-port register file memory including a plurality of storage elements in columns. The storage elements are arranged in rows and columns and store data. At least one read port is coupled to each of the storage elements and a sensing device is coupled to the read port. The read port is coupled to the storage elements in an isolated manner, enabling a plurality of cells to be arranged in such rows and columns. The sensing device is adapted to sense a small voltage swing. A pair of series transistors coupled together act as the read port while a column mux circuit is coupled to each column and the sensing device. The sensing device includes two inverters comprising input offset and gain stages. An offset device biases the local bitlines at a voltage close to the sense amplifier trip point.
    Type: Application
    Filed: September 27, 2001
    Publication date: June 13, 2002
    Inventors: Mark Slamowitz, Douglas D. Smith, David W. Knebelsberger, Gregory Djaja