Patents by Inventor Dror Hurwitz

Dror Hurwitz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140020945
    Abstract: A multilayer electronic support structure comprising at least one pair of adjacent feature layers extending in an X-Y plane that are separated by a via layer; said via layer comprising a dielectric material that is sandwiched between the two adjacent feature layers and at least one constructional element through the dielectric material spanning between said pair of adjacent feature layers in a Z direction perpendicular to the X-Y plane; wherein said at least one constructional element is characterized by having a long dimension in the X-Y plane that is at least 3 times as long as a short dimension in the X-Y plane and wherein the at least one constructional element is fully encapsulated within the dielectric material and is electrically isolated from its surrounding.
    Type: Application
    Filed: July 23, 2012
    Publication date: January 23, 2014
    Applicant: Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co., Ltd.
    Inventors: Dror Hurwitz, Alex Huang
  • Publication number: 20130344628
    Abstract: A process for alignment a subsequent layer over a previous layer comprising metal features or vias encapsulated in dielectric material comprising the steps of: thinning and planarizing the dielectric material to create a smooth surface of dielectric material and coplanar exposed ends of the via posts; imaging the smooth surface; discerning the position of the end of at least one feature, and using the position of the end of at least one via feature as a registration mark for aligning the subsequent layer.
    Type: Application
    Filed: June 25, 2012
    Publication date: December 26, 2013
    Inventors: DROR HURWITZ, Siimon Chan
  • Publication number: 20130333934
    Abstract: A multilayer electronic structure comprising a plurality of layers extending in an X-Y plane consisting of a dielectric material surrounding metal via posts that conduct in a Z direction perpendicular to the X-Y plane, wherein at least one multilayered hole crosses at least two layers of the plurality of layers and comprises at least two hole layers in adjacent layers of the multilayer composite electronic structure, wherein the at least two holes in adjacent layers have different dimensions in the X-Y plane, such that a perimeter of the multilayered hole is stepped and where at least one hole is an aperture to a surface of the multilayer electronic structure.
    Type: Application
    Filed: June 14, 2012
    Publication date: December 19, 2013
    Inventors: Dror Hurwitz, Simon Chan, Alex Huang
  • Publication number: 20130333924
    Abstract: A laminated multilayer electronic support structure comprising a dielectric with integral vias and feature layers and further comprising a planar metal core characterized by a thickness of less than 100 microns.
    Type: Application
    Filed: June 14, 2012
    Publication date: December 19, 2013
    Inventors: Dror Hurwitz, Alex Huang
  • Publication number: 20130319738
    Abstract: A multilayer electronic structure comprising a plurality of dielectric layers extending in an X-Y plane and comprising at least one coaxial pair of stacked posts extending through at least one dielectric layer in a Z direction that is substantially perpendicular to the X-Y plane, wherein the coaxial pair of stacked via posts comprises a central post surrounded by a torroidal via post separated from the central post by a separating tube of dielectric material.
    Type: Application
    Filed: May 30, 2012
    Publication date: December 5, 2013
    Inventors: DROR HURWITZ, Simon Chan, Alex Huang
  • Publication number: 20130319737
    Abstract: A multilayer electronic support structure comprising a plurality of layers extending in an X-Y plane consisting of a dielectric material surrounding metal via posts that conduct in a Z direction perpendicular to the X-Y plane, wherein a stacked via structure crossing at least two via layers of the plurality of layers comprises at least two via posts in neighboring via layers wherein the at least two stacked via posts in neighboring layers have different dimensions in the X-Y plane, such that the stacked via structure tapers.
    Type: Application
    Filed: May 29, 2012
    Publication date: December 5, 2013
    Inventor: DROR HURWITZ
  • Publication number: 20130319736
    Abstract: A multilayer electronic support structure comprising at least one pair of adjacent feature layers extending in an X-Y plane that are separated by a via layer; said via layer comprising a dielectric material that is sandwiched between the two adjacent feature layers and at least one one non-cylindrical via post that couples said pair of adjacent feature layers through the dielectric material in a Z direction perpendicular to the X-Y plane; wherein said at least one non-cylindrical via post is characterized by having a long dimension in the X-Y plane that is at least 3 times as long as a short dimension in the X-Y plane.
    Type: Application
    Filed: May 29, 2012
    Publication date: December 5, 2013
    Inventor: DROR HURWITZ
  • Publication number: 20130319747
    Abstract: A multilayer composite electronic structure comprising at least two feature layers extending in an X-Y plane and separated by a via layer comprising a dielectric material that is sandwiched between two adjacent feature layers, the via layer comprising via posts that couple adjacent feature layers in a Z direction perpendicular to the X-Y plane, wherein a first via has different dimensions in the X-Y plane from a second via in the via layer.
    Type: Application
    Filed: May 29, 2012
    Publication date: December 5, 2013
    Inventor: DROR HURWITZ
  • Publication number: 20130321104
    Abstract: A signal carrier for carrying a signal in a direction within the X-Y plane of a multilayer composite electronic structure comprising a plurality of dielectric layers extending in an X-Y plane, the signal carrier comprising a first transmission line comprising a lower continuous metallic layer and further comprising a row of metallic via posts coupled to the continuous metal layer, wherein the transmission line is separated by a dielectric material from an underlying reference plane.
    Type: Application
    Filed: May 30, 2012
    Publication date: December 5, 2013
    Inventor: DROR HURWITZ
  • Publication number: 20130322029
    Abstract: A multilayer electronic support structure including at least one metallic component encapsulated in a dielectric material, and comprising at least one faraday barrier to shield the at least one metallic component from interference from external electromagnetic fields and to prevent electromagnetic emission from the metallic component.
    Type: Application
    Filed: May 30, 2012
    Publication date: December 5, 2013
    Inventor: DROR HURWITZ
  • Patent number: 7682972
    Abstract: A method of fabricating a free standing membrane including via array in a dielectric for use as a precursor in the construction of superior electronic support structures, includes the steps of fabricating a membrane of conductive vias in a dielectric surround on a sacrificial carrier, and detaching the membrane from the sacrificial carrier to form a free standing laminated array. An electronic substrate based on such a free standing membrane may be formed by thinning and planarizing laminated array, followed by terminating.
    Type: Grant
    Filed: June 1, 2006
    Date of Patent: March 23, 2010
    Assignee: Amitec-Advanced Multilayer Interconnect Technoloiges Ltd.
    Inventors: Dror Hurwitz, Mordechay Farkash, Eva Igner, Boris Statnikov, Benny Michaeli
  • Patent number: 7669320
    Abstract: A method for fabricating an IC support for supporting a first IC die connected in series with a second IC die; the IC support comprising a stack of alternating layers of copper features and vias in insulating surround, the first IC die being bondable onto the IC support, and the second IC die being bondable within a cavity inside the IC support, wherein the cavity is formed by etching away a copper base and selectively etching away built up copper.
    Type: Grant
    Filed: April 19, 2007
    Date of Patent: March 2, 2010
    Assignee: Amitec-Advanced Multilayer Interconnect Technologies Ltd.
    Inventors: Dror Hurwitz, Mordechay Farkash, Eva Igner, Boris Statnikov, Benny Michaeli
  • Patent number: 7635641
    Abstract: A method of fabricating an electronic substrate comprising the steps of; (A) selecting a first base layer; (B) depositing a first etchant resistant barrier layer onto the first base layer; (C) building up a first half stack of alternating conductive layers and insulating layers, the conductive layers being interconnected by vias through the insulating layers; (D) applying a second base layer onto the first half stack; (F) applying a protective coating of photoresist to the second base layer; (F) etching away the first base layer; (G) removing the protective coating of photoresist; (H) removing the first etchant resistant barrier layer; (I) building up a second half stack of alternating conductive layers and insulating layers, the conductive layers being interconnected by vias through the insulating layers, wherein the second half stack has a substantially symmetrical lay up to the first half stack; (J) applying an insulating layer onto the second hall stack of alternating conductive layers and insulating laye
    Type: Grant
    Filed: October 17, 2005
    Date of Patent: December 22, 2009
    Assignee: Amitec-Advanced Multilayer Interconnect Technologies Ltd.
    Inventors: Dror Hurwitz, Mardechay Farkash, Eva Igner, Amit Zeidler, Boris Statnikov, Benny Michaeli
  • Publication number: 20070289127
    Abstract: A method for fabricating an IC support for supporting a first IC die connected in series with a second IC die; the IC support comprising a stack of alternating layers of copper features and vias in insulating surround, the first IC die being bondable onto the IC support, and the second IC die being bondable within a cavity inside the IC support, wherein the cavity is formed by etching away a copper base and selectively etching away built up copper.
    Type: Application
    Filed: April 19, 2007
    Publication date: December 20, 2007
    Applicant: Amitec- Advanced Multilayer Interconnect Technologies LTD
    Inventors: Dror HURWITZ, Mordechay FARKASH, Eva IGNER, Boris STATNIKOV, Benny MICHAELI
  • Publication number: 20070281471
    Abstract: A method of fabricating a free standing membrane comprising a via array in a dielectric for use as a precursor in the construction of superior electronic support structures, comprising the stages: I—Fabricating a membrane comprising conductive vias in a dielectric surround on a sacrificial carrier, and II—Detaching the membrane from the sacrificial carrier to form a free standing laminated array, and a method of fabricating an electronic substrate based on such a membrane comprising at least the stages of: (I) Fabricating a membrane comprising conductive vias in a dielectric surround on a sacrificial carrier; (II) Detaching the membrane from the sacrificial carrier to form a free standing laminated array; (V) Thinning and planarizing, and (VII) Terminating.
    Type: Application
    Filed: June 1, 2006
    Publication date: December 6, 2007
    Inventors: Dror Hurwitz, Mordechay Farkash, Eva Igner, Boris Statnikov, Benny Michaeli
  • Publication number: 20070082501
    Abstract: A method of fabricating an electronic substrate comprising the steps of; (A) selecting a first base layer; (B) depositing a first etchant resistant barrier layer onto the first base layer; (C) building up a first half stack of alternating conductive layers and insulating layers, the conductive layers being interconnected by vias through the insulating layers; (D) applying a second base layer onto the first half stack; (F) applying a protective coating of photoresist to the second base layer; (F) etching away the first base layer; (G) removing the protective coating of photoresist; (H) removing the first etchant resistant barrier layer; (I) building up a second half stack of alternating conductive layers and insulating layers, the conductive layers being interconnected by vias through the insulating layers, wherein the second half stack has a substantially symmetrical lay up to the first half stack; (J) applying an insulating layer onto the second hall stack of alternating conductive layers and insulating laye
    Type: Application
    Filed: October 17, 2005
    Publication date: April 12, 2007
    Inventors: Dror Hurwitz, Mardechay Farkash, Eva Igner, Amit Zeidler, Boris Statnikov, Benny Michaeli
  • Patent number: 6280640
    Abstract: A process for manufacturing a chip carrier substrate, the process including the steps of providing a first layer of copper conductor on a substrate, forming a first layer of barrier metal on the first layer of copper conductor, forming a layer of aluminum on the first layer of barrier metal, forming a second barrier metal on the aluminum layer, patterning the top barrier metal in the form of studs, anodizing the aluminum unprotected by the top barrier metal, removing the aluminum oxide and patterning the first copper layer, removing all the exposed barrier metal; surrounding the studs and the copper conductor with a polymeric dielectric; polishing the polymeric dielectric to expose the studs; and forming a second layer of copper conductor on the planar polymeric dielectric.
    Type: Grant
    Filed: May 3, 1999
    Date of Patent: August 28, 2001
    Assignee: Amitec-Advanced Multilayer Interconnect Technologies Ltd.
    Inventors: Dror Hurwitz, Boris Yofis, Dror Katz, Eva Igner
  • Patent number: 6262478
    Abstract: A process for manufacturing an electronic interconnect structure, the process including the steps of depositing an adhesion metal layer over a dielectric material surface having at least one exposed aluminum surface; depositing a barrier metal layer over the adhesion metal layer; depositing a first layer of aluminum over the barrier metal layer; depositing an intermediate barrier metal layer over the first layer of aluminum; applying a photoresist layer on top of the intermediate barrier metal layer; exposing and developing the photoresist layer; removing the exposed barrier metal and photoresist layer, leaving a layer of barrier metal over the aluminum layer; converting those portions of the layer of aluminum which are not covered by barrier metal to a porous aluminum oxide by porous anodization; removing the porous aluminum oxide; and removing the exposed barrier metal and adhesion metal layers to leave exposed patterned aluminum, and an electronic interconnect structure manufactured by this method.
    Type: Grant
    Filed: May 12, 1999
    Date of Patent: July 17, 2001
    Assignee: Amitec-Advanced Multilayer Interconnect Technologies Ltd.
    Inventors: Dror Hurwitz, Eva Igner, Boris Yofis, Dror Katz
  • Patent number: 6262376
    Abstract: A chip carrier substrate including a lower layer and at least one upper layer of copper conductors on a base, a plurality of aluminum studs formed by anodization to be of substantially identical height which interconnect the layers of conductors, a layer of barrier metal electrically connecting the aluminum studs and the copper conductors to prevent direct contact therebetween, the aluminum studs and at least the upper layer of copper conductor being surrounded by a polymeric dielectric material, and a layer of adhesion/barrier metal beneath the upper copper conductor layer, between the upper copper conductor layer and the dielectric material.
    Type: Grant
    Filed: August 12, 1999
    Date of Patent: July 17, 2001
    Assignee: Amitec-Advanced Multilayer Interconnect Technoligies Ltd.
    Inventors: Dror Hurwitz, Boris Yofis, Dror Katz, Eva Igner
  • Patent number: 5946600
    Abstract: A process for manufacturing an electronic interconnect structure, the process including the steps of depositing an adhesion metal layer over a dielectric material surface having at least one exposed aluminum surface; depositing a barrier metal layer over the adhesion metal layer; depositing a first layer of aluminum over the barrier metal layer; depositing an intermediate barrier metal layer over the first layer of aluminum; applying a photoresist layer on top of the intermediate barrier metal layer; exposing and developing the photoresist layer; removing the exposed barrier metal and photoresist layer, leaving a layer of barrier metal over the aluminum layer; converting those portions of the layer of aluminum which are not covered by barrier metal to a porous aluminum oxide by porous anodization; removing the porous aluminum oxide; and removing the exposed barrier metal and adhesion metal layers to leave exposed patterned aluminum, and an electronic interconnect structure manufactured by this method.
    Type: Grant
    Filed: April 8, 1997
    Date of Patent: August 31, 1999
    Assignee: P.C.B. Ltd.
    Inventors: Dror Hurwitz, Eva Igner, Boris Yofis, Dror Katz