Patents by Inventor Ernst H. A. Granneman

Ernst H. A. Granneman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030015764
    Abstract: A dielectric film is formed by atomic layer deposition to conformally fill a narrow, deep trench for device isolation. The method of the illustrated embodiments includes alternately pulsing vapor-phase reactants in a string of cycles, where each cycle deposits no more than about a monolayer of material, capable of completely filling high aspect ratio trenches. Additionally, the trench-fill material composition can be tailored by processes described herein, particularly to match the coefficient of thermal expansion (CTE) to that of the surrounding substrate within which the trench is formed. Mixed phases of mullite and silica have been found to meet the goals of device isolation and matched CTE. The described process includes mixing atomic layer deposition cycles of aluminum oxide and silicon oxide in ratios selected to achieve the desired composition of the isolation material, namely on the order of 30% alumina and 70% silicon oxide by weight.
    Type: Application
    Filed: June 21, 2001
    Publication date: January 23, 2003
    Inventors: Ivo Raaijmakers, Pekka T. Soininen, Ernst H.A. Granneman
  • Patent number: 6482733
    Abstract: Method and structures are provided for conformal lining of dual damascene structures in integrated circuits, and particularly of openings formed in porous materials. Trenches and contact vias are formed in insulating layers. The pores on the sidewalls of the trenches and vias are blocked, and then the structure is exposed to alternating chemistries to form monolayers of a desired lining material. In exemplary process flows chemical or physical vapor deposition (CVD or PVD) of a sealing layer blocks the pores due to imperfect conformality, and is followed by an atomic layer deposition (ALD), particularly alternately pulsed metal halide and ammonia gases injected into a constant carrier flow. An alternating process can also be arranged to function in CVD-mode within pores of the insulator, since the reactants do not easily purge from the pores between pulses. Self-terminated metal layers are thus reacted with nitrogen.
    Type: Grant
    Filed: April 26, 2001
    Date of Patent: November 19, 2002
    Assignee: ASM Microchemistry Oy
    Inventors: Ivo Raaijmakers, Pekka T. Soininen, Ernst H. A. Granneman, Suvi P. Haukka
  • Publication number: 20020092584
    Abstract: The invention relates generally to the prevention of copper oxidation during copper anneal processes. In one aspect of the invention, copper oxidation is prevented by carrying out the anneal in the presence of one or more organic reducing agents.
    Type: Application
    Filed: November 13, 2001
    Publication date: July 18, 2002
    Inventors: Pekka J. Soininen, Kai-Erik Elers, Ernst H.A. Granneman
  • Publication number: 20010054769
    Abstract: Method and structures are provided for conformal lining of dual damascene structures in integrated circuits, and particularly of openings formed in porous materials. Trenches and contact vias are formed in insulating layers. The pores on the sidewalls of the trenches and vias are blocked, and then the structure is exposed to alternating chemistries to form monolayers of a desired lining material. In exemplary process flows chemical or physical vapor deposition (CVD or PVD) of a sealing layer blocks the pores due to imperfect conformality, and is followed by an atomic layer deposition (ALD), particularly alternately pulsed metal halide and ammonia gases injected into a constant carrier flow. An alternating process can also be arranged to function in CVD-mode within pores of the insulator, since the reactants do not easily purge from the pores between pulses. Self-terminated metal layers are thus reacted with nitrogen.
    Type: Application
    Filed: April 26, 2001
    Publication date: December 27, 2001
    Inventors: Ivo Raaijmakers, Pekka T. Soininen, Ernst H. A. Granneman, Suvi P. Haukka
  • Publication number: 20010024387
    Abstract: Method and structures are provided for conformal capacitor dielectrics over textured silicon electrodes for integrated memory cells. Capacitor structures and first electrodes or plates are formed above or within semiconductor substrates. The first electrodes include hemispherical grain (HSG) silicon for increasing the capacitor plate surface area. The HSG topography is then exposed to alternating chemistries to form monolayers of a desired dielectric material. Exemplary process flows include alternately pulsed metal organic and oxygen source gases injected into a constant carrier flow. Self-terminated metal layers are thus reacted with oxygen. Near perfect step coverage allows minimal thickness for a capacitor dielectric, given leakage concerns for particular materials, thereby maximizing the capacitance for the memory cell and increasing cell reliability for a given memory cell design.
    Type: Application
    Filed: February 22, 2001
    Publication date: September 27, 2001
    Inventors: Ivo Raaijmakers, Suvi P. Haukka, Ernst H. A. Granneman
  • Patent number: 5354433
    Abstract: Method for providing a proportioned gas flow of triisobutylaluminum from liquid triisobutylaluminum having isobutene admixed therein. The liquid is preheated sufficiently to evaporate the isobutene therefrom but leaving the triisobutylaluminum substantially in liquid phase. The vaporized isobutene is separated from the liquid triisobutylaluminum, and subsequently the triisobutylaluminum from which isobutene has been removed is evaporated. Preheating is conducted at a temperature of 30.degree.-40.degree. C. The evaporation of liquid triisobutylaluminum is conducted at a temperature of 40.degree.-60.degree. C.
    Type: Grant
    Filed: November 19, 1991
    Date of Patent: October 11, 1994
    Assignee: ASM International N.V.
    Inventors: Ernst H. A. Granneman, Laurens F. T. Kwakman, Hans W. Piekaar, Boudewijn G. Sluijk
  • Patent number: 5294572
    Abstract: Method and apparatus for the batchwise simultaneous treatment of several substrates by chemical vapor deposition. The method is carried out in a closed system and before the deposition treatment, the substrates are subjected to a cleaning treatment in the same system.
    Type: Grant
    Filed: November 1, 1991
    Date of Patent: March 15, 1994
    Assignee: ASM International N.V.
    Inventors: Ernst H. A. Granneman, Hans W. Piekaar, Hubertus A. Corsius, Boudewijn G. Sluijk