Patents by Inventor Francine Y. Robb

Francine Y. Robb has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9450091
    Abstract: In one embodiment, a vertical insulated-gate field effect transistor includes a feature embedded within a control electrode. The feature is placed within the control electrode to induce stress within predetermined regions of the transistor.
    Type: Grant
    Filed: October 2, 2014
    Date of Patent: September 20, 2016
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Gordon M. Grivna, Zia Hossain, Kirk K. Huang, Balaji Padmanabhan, Francine Y. Robb, Prasad Venkatraman
  • Publication number: 20150054068
    Abstract: In one embodiment, a vertical insulated-gate field effect transistor includes a feature embedded within a control electrode. The feature is placed within the control electrode to induce stress within predetermined regions of the transistor.
    Type: Application
    Filed: October 2, 2014
    Publication date: February 26, 2015
    Inventors: Gordon M. Grivna, Zia Hossain, Kirk K. Huang, Balaji Padmanabhan, Francine Y. Robb, Prasad Venkatraman
  • Patent number: 8878286
    Abstract: In one embodiment, a vertical insulated-gate field effect transistor includes a feature embedded within a control electrode. The feature is placed within the control electrode to induce stress within predetermined regions of the transistor.
    Type: Grant
    Filed: May 15, 2013
    Date of Patent: November 4, 2014
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Gordon M. Grivna, Zia Hossain, Kirk K. Huang, Balaji Padmanabhan, Francine Y. Robb, Prasad Venkatraman
  • Patent number: 8748262
    Abstract: In one embodiment, a vertical power transistor is formed on a semiconductor substrate with other transistors. A portion of the semiconductor layer underlying the vertical power transistor is doped to provide a low on-resistance for the vertical power transistor.
    Type: Grant
    Filed: April 27, 2012
    Date of Patent: June 10, 2014
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Francine Y. Robb, Stephen P. Robb, Prasad Venkatraman, Zia Hossain
  • Publication number: 20130248982
    Abstract: In one embodiment, a vertical insulated-gate field effect transistor includes a feature embedded within a control electrode. The feature is placed within the control electrode to induce stress within predetermined regions of the transistor.
    Type: Application
    Filed: May 15, 2013
    Publication date: September 26, 2013
    Applicant: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Gordon M. Grivna, Zia Hossain, Kirk K. Huang, Balaji Padmanabhan, Francine Y. Robb, Prasad Venkatraman
  • Patent number: 8530284
    Abstract: In one embodiment, a transistor is formed to have a first current flow path to selectively conduct current in both directions through the transistor and to have a second current flow path to selectively conduct current in one direction.
    Type: Grant
    Filed: December 13, 2011
    Date of Patent: September 10, 2013
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Francine Y. Robb, Stephen P. Robb
  • Patent number: 8466513
    Abstract: In one embodiment, a vertical insulated-gate field effect transistor includes a feature embedded within a control electrode. The feature is placed within the control electrode to induce stress within predetermined regions of the transistor.
    Type: Grant
    Filed: June 13, 2011
    Date of Patent: June 18, 2013
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Gordon M. Grivna, Zia Hossain, Kirk K. Huang, Balaji Padmanabhan, Francine Y. Robb, Prasad Venkatraman
  • Patent number: 8350318
    Abstract: In one embodiment, an MOS transistor is formed with trench gates. The gate structure of the trench gates generally has a first insulator that has a first thickness in one region of the gate and a second thickness in a second region of the gate.
    Type: Grant
    Filed: August 17, 2007
    Date of Patent: January 8, 2013
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Gordon M. Grivna, Francine Y. Robb
  • Publication number: 20120313161
    Abstract: In one embodiment, a vertical insulated-gate field effect transistor includes a feature embedded within a control electrode. The feature is placed within the control electrode to induce stress within predetermined regions of the transistor.
    Type: Application
    Filed: June 13, 2011
    Publication date: December 13, 2012
    Inventors: Gordon M. Grivna, Zia Hossain, Kirk K. Huang, Balaji Padmanabhan, Francine Y. Robb, Prasad Venkatraman
  • Publication number: 20120211827
    Abstract: In one embodiment, a vertical power transistor is formed on a semiconductor substrate with other transistors. A portion of the semiconductor layer underlying the vertical power transistor is doped to provide a low on-resistance for the vertical power transistor.
    Type: Application
    Filed: April 27, 2012
    Publication date: August 23, 2012
    Inventors: Francine Y. Robb, Stephen P. Robb, Prasad Venkatraman, Zia Hossain
  • Patent number: 8207035
    Abstract: In one embodiment, a vertical power transistor is formed on a semiconductor substrate with other transistors. A portion of the semiconductor layer underlying the vertical power transistor is doped to provide a low on-resistance for the vertical power transistor.
    Type: Grant
    Filed: January 29, 2010
    Date of Patent: June 26, 2012
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Francine Y. Robb, Stephen P. Robb, Prasad Venkatraman, Zia Hossain
  • Publication number: 20120083075
    Abstract: In one embodiment, a transistor is formed to have a first current flow path to selectively conduct current in both directions through the transistor and to have a second current flow path to selectively conduct current in one direction.
    Type: Application
    Filed: December 13, 2011
    Publication date: April 5, 2012
    Inventors: Francine Y. Robb, Stephen P. Robb
  • Patent number: 8138033
    Abstract: A semiconductor component that includes a Schottky device, an edge termination structure, a non-Schottky semiconductor device, combinations thereof and a method of manufacturing the semiconductor component. A semiconductor material includes a first epitaxial layer disposed on a semiconductor substrate and a second epitaxial layer disposed on the first epitaxial layer. The second epitaxial layer has a higher resistivity than the semiconductor substrate. A Schottky device and a non-Schottky semiconductor device are manufactured from the second epitaxial layer. In accordance with another embodiment, a semiconductor material includes an epitaxial layer disposed over a semiconductor substrate. The epitaxial layer has a higher resistivity than the semiconductor substrate. A doped region is formed in the epitaxial layer. A Schottky device and a non-Schottky semiconductor device are manufactured from the epitaxial layer.
    Type: Grant
    Filed: May 9, 2007
    Date of Patent: March 20, 2012
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Zia Hossain, Francine Y. Robb, Prasad Venkatraman
  • Patent number: 8101969
    Abstract: In one embodiment, a transistor is formed to have a first current flow path to selectively conduct current in both directions through the transistor and to have a second current flow path to selectively conduct current in one direction.
    Type: Grant
    Filed: February 8, 2011
    Date of Patent: January 24, 2012
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Francine Y. Robb, Stephen P. Robb
  • Patent number: 8093133
    Abstract: Transient voltage suppressor and method for manufacturing the transient voltage suppressor having a dopant or carrier concentration in a portion of a gate region near a Zener region that is different from a dopant concentration in a portion of a gate region that is away from the Zener region.
    Type: Grant
    Filed: April 4, 2008
    Date of Patent: January 10, 2012
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Emmanuel Saucedo-Flores, Mingjiao Liu, Francine Y. Robb, Ali Salih
  • Patent number: 8039359
    Abstract: In one embodiment, the ESD device uses highly doped P and N regions deep within the ESD device to form a zener diode that has a controlled breakdown voltage.
    Type: Grant
    Filed: February 27, 2009
    Date of Patent: October 18, 2011
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Thomas Keena, Ki Chang, Francine Y. Robb, Mingjiao Liu, Ali Salih, John Michael Parsey, Jr., George Chang
  • Patent number: 8035161
    Abstract: A semiconductor component resistant to the formation of a parasitic bipolar transistor and a method for manufacturing the semiconductor component using a reduced number of masking steps. A semiconductor material of N-type conductivity having a region of P-type conductivity is provided. A doped region of N-type conductivity is formed in the region of P-type conductivity. Trenches are formed in a semiconductor material and extend through the regions of N-type and P-type conductivities. A field oxide is formed from the semiconductor material such that portions of the trenches extend under the field oxide. The field oxide serves as an implant mask in the formation of source regions. Body contact regions are formed from the semiconductor material and an electrical conductor is formed in contact with the source and body regions. An electrical conductor is formed in contact with the backside of the semiconductor material.
    Type: Grant
    Filed: June 1, 2010
    Date of Patent: October 11, 2011
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Prasad Venkatraman, Gordon M. Grivna, Francine Y. Robb, George Chang, Carroll Casteel
  • Publication number: 20110127573
    Abstract: In one embodiment, a transistor is formed to have a first current flow path to selectively conduct current in both directions through the transistor and to have a second current flow path to selectively conduct current in one direction.
    Type: Application
    Filed: February 8, 2011
    Publication date: June 2, 2011
    Inventors: Francine Y. Robb, Stephen P. Robb
  • Patent number: 7910409
    Abstract: In one embodiment, a transistor is formed to have a first current flow path to selectively conduct current in both directions through the transistor and to have a second current flow path to selectively conduct current in one direction.
    Type: Grant
    Filed: March 20, 2009
    Date of Patent: March 22, 2011
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Francine Y. Robb, Stephen P. Robb
  • Publication number: 20100237409
    Abstract: A semiconductor component resistant to the formation of a parasitic bipolar transistor and a method for manufacturing the semiconductor component using a reduced number of masking steps. A semiconductor material of N-type conductivity having a region of P-type conductivity is provided. A doped region of N-type conductivity is formed in the region of P-type conductivity. Trenches are formed in a semiconductor material and extend through the regions of N-type and P-type conductivities. A field oxide is formed from the semiconductor material such that portions of the trenches extend under the field oxide. The field oxide serves as an implant mask in the formation of source regions. Body contact regions are formed from the semiconductor material and an electrical conductor is formed in contact with the source and body regions. An electrical conductor is formed in contact with the backside of the semiconductor material.
    Type: Application
    Filed: June 1, 2010
    Publication date: September 23, 2010
    Inventors: Prasad Venkatraman, Gordon M. Grivna, Francine Y. Robb, George Chang, Carroll Casteel