Patents by Inventor Frank Daeche

Frank Daeche has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190081562
    Abstract: A power semiconductor system includes a power stage module having one or more power transistor dies attached to or embedded in a first printed circuit board, and an inductor module attached to the power stage module and having an inductor electrically connected to an output node of the power stage module. The inductor is formed from a ferrite sheet embedded in a second printed circuit board and windings patterned into the second printed circuit board. Corresponding methods of manufacturing the power semiconductor system and the inductor module are also disclosed.
    Type: Application
    Filed: September 8, 2017
    Publication date: March 14, 2019
    Inventors: Petteri Palm, Frank Daeche, Zeeshan Umar, Andrew Sawle, Maciej Wojnowski, Xaver Schloegel, Josef Hoeglauer
  • Patent number: 10186481
    Abstract: A device includes a semiconductor chip, a plurality of planar metallization layers arranged over a main surface of the semiconductor chip, and a passive component including windings, wherein each of the windings is formed in one of the plurality of planar metallization layers.
    Type: Grant
    Filed: March 15, 2017
    Date of Patent: January 22, 2019
    Assignee: Infineon Technologies AG
    Inventors: Maciej Wojnowski, Frank Daeche, Zeeshan Umar
  • Publication number: 20170365539
    Abstract: In accordance with an embodiment of the present invention, a semiconductor device includes a semiconductor chip having a first side and an opposite second side, and a chip contact pad disposed on the first side of the semiconductor chip. A dielectric liner is disposed over the semiconductor chip. The dielectric liner includes a plurality of openings over the chip contact pad. A interconnect contacts the semiconductor chip through the plurality of openings at the chip contact pad.
    Type: Application
    Filed: August 9, 2017
    Publication date: December 21, 2017
    Inventors: Dirk Meinhold, Frank Daeche, Thorsten Scharf
  • Patent number: 9773719
    Abstract: In accordance with an embodiment of the present invention, a semiconductor device includes a semiconductor chip having a first side and an opposite second side, and a chip contact pad disposed on the first side of the semiconductor chip. A dielectric liner is disposed over the semiconductor chip. The dielectric liner includes a plurality of openings over the chip contact pad. A interconnect contacts the semiconductor chip through the plurality of openings at the chip contact pad.
    Type: Grant
    Filed: November 26, 2012
    Date of Patent: September 26, 2017
    Assignee: INFINEON TECHNOLOGIES DRESDEN GMBH
    Inventors: Dirk Meinhold, Frank Daeche, Thorsten Scharf
  • Publication number: 20170271260
    Abstract: A device includes a semiconductor chip, a plurality of planar metallization layers arranged over a main surface of the semiconductor chip, and a passive component including windings, wherein each of the windings is formed in one of the plurality of planar metallization layers.
    Type: Application
    Filed: March 15, 2017
    Publication date: September 21, 2017
    Applicant: Infineon Technologies AG
    Inventors: Maciej Wojnowski, Frank Daeche, Zeeshan Umar
  • Patent number: 9437548
    Abstract: Various embodiments provide a chip package. The chip package may include a metallic chip carrier; at least one chip carried by the metallic chip carrier; encapsulation material encapsulating the at least one chip and the metallic chip carrier; and a plurality of redistribution layers disposed over the at least one chip opposite the metallic chip carrier, wherein at least one redistribution layer of the plurality of redistribution layers is electrically coupled with the at least one chip.
    Type: Grant
    Filed: June 16, 2015
    Date of Patent: September 6, 2016
    Assignee: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Henrik Ewe, Anton Prueckl, Joachim Mahler, Frank Daeche, Josef Hoeglauer, Riccardo Pittassi
  • Patent number: 9425116
    Abstract: An integrated circuit package includes a package module including one or more circuit interconnections formed in a carrier, wherein at least one top-side package contact is formed over the top-side of the package module and electrically connected to at least one circuit interconnection of the one or more circuit interconnections and wherein a cavity is formed at the top-side of the package module; a chip disposed in the cavity, the chip including at least one chip front side contact and at least one chip back side contact, wherein the at least one chip front side contact is electrically connected to at least one further circuit interconnection of the one or more circuit interconnections; an electrically conductive structure connecting the at least one top-side package contact to the chip back side contact; and a metallic layer formed over the electrically conductive structure and on the chip back side contact.
    Type: Grant
    Filed: October 22, 2012
    Date of Patent: August 23, 2016
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Georg Meyer-Berg, Frank Daeche
  • Patent number: 9269685
    Abstract: An integrated circuit package includes a package module formed from successive build-up layers which define circuit interconnections, a cavity formed on a top-side of the package module, a chip having a front side with forward contacts and having a back-side, the chip disposed such that in the cavity such that at least one forward contact is electrically connected to at least one of the circuit interconnections of the package module, and a top layer coupled to the back-side of the chip covering at least a part of the chip and the top-side of the package module.
    Type: Grant
    Filed: May 9, 2011
    Date of Patent: February 23, 2016
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Georg Meyer-Berg, Frank Daeche
  • Patent number: 9236362
    Abstract: An integrated circuit package includes a package module formed from successive build-up layers which define circuit interconnections, a cavity formed on a top-side of the package module, a chip having a front side with forward contacts and having a back-side, the chip disposed such that in the cavity such that at least one forward contact is electrically connected to at least one of the circuit interconnections of the package module, and a top layer coupled to the back-side of the chip covering at least a part of the chip and the top-side of the package module.
    Type: Grant
    Filed: May 9, 2011
    Date of Patent: January 12, 2016
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Georg Meyer-Berg, Frank Daeche
  • Publication number: 20150279783
    Abstract: Various embodiments provide a chip package. The chip package may include a metallic chip carrier; at least one chip carried by the metallic chip carrier; encapsulation material encapsulating the at least one chip and the metallic chip carrier; and a plurality of redistribution layers disposed over the at least one chip opposite the metallic chip carrier, wherein at least one redistribution layer of the plurality of redistribution layers is electrically coupled with the at least one chip.
    Type: Application
    Filed: June 16, 2015
    Publication date: October 1, 2015
    Inventors: Henrik Ewe, Anton Prueckl, Joachim Mahler, Frank Daeche, Josef Hoeglauer, Riccardo Pittassi
  • Patent number: 9105562
    Abstract: An integrated circuit packaging method includes fabricating a package module from successive build-up layers which define circuit interconnections, forming a cavity on a top-side of the package module, attaching a metalized back-side of a chip onto a metallic layer, the chip having a front-side with at least one forward contact, disposing the chip in the cavity such that at least one forward contact is electrically connected to at least one of the circuit interconnections of the package module, and coupling the metallic layer that is attached to the chip onto the top-side of the package module.
    Type: Grant
    Filed: December 15, 2011
    Date of Patent: August 11, 2015
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Georg Meyer-Berg, Frank Daeche
  • Patent number: 9059155
    Abstract: Various embodiments provide a chip package. The chip package may include a metallic chip carrier; at least one chip carried by the metallic chip carrier; encapsulation material encapsulating the at least one chip and the metallic chip carrier; and a plurality of redistribution layers disposed over the at least one chip opposite the metallic chip carrier, wherein at least one redistribution layer of the plurality of redistribution layers is electrically coupled with the at least one chip.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: June 16, 2015
    Assignee: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Henrik Ewe, Anton Prueckl, Joachim Mahler, Frank Daeche, Josef Hoeglauer, Riccardo Pittassi
  • Publication number: 20140264790
    Abstract: Various embodiments provide a chip package. The chip package may include a metallic chip carrier; at least one chip carried by the metallic chip carrier; encapsulation material encapsulating the at least one chip and the metallic chip carrier; and a plurality of redistribution layers disposed over the at least one chip opposite the metallic chip carrier, wherein at least one redistribution layer of the plurality of redistribution layers is electrically coupled with the at least one chip.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Henrik Ewe, Anton Prueckl, Joachim Mahler, Frank Daeche, Josef Hoeglauer, Riccardo Pittassi
  • Publication number: 20140145319
    Abstract: In accordance with an embodiment of the present invention, a semiconductor device includes a semiconductor chip having a first side and an opposite second side, and a chip contact pad disposed on the first side of the semiconductor chip. A dielectric liner is disposed over the semiconductor chip. The dielectric liner includes a plurality of openings over the chip contact pad. A interconnect contacts the semiconductor chip through the plurality of openings at the chip contact pad.
    Type: Application
    Filed: November 26, 2012
    Publication date: May 29, 2014
    Applicant: INFINEON TECHNOLOGIES DRESDEN GMBH
    Inventors: Dirk Meinhold, Frank Daeche, Thorsten Scharf
  • Patent number: 8686569
    Abstract: A die arrangement includes a carrier having a first side and a second side opposite the first side, the carrier including an opening leading from the first side of the carrier to the second side of the carrier; a first die disposed over the first side of the carrier and electrically contacting the carrier; a second die disposed over the second side of the carrier and electrically contacting the carrier; and an electrical contact structure leading through the opening in the carrier and electrically contacting the second die.
    Type: Grant
    Filed: December 14, 2010
    Date of Patent: April 1, 2014
    Assignee: Infineon Technologies AG
    Inventors: Frank Daeche, Joachim Mahler, Anton Prueckl, Stefan Landau, Josef Hoeglauer
  • Publication number: 20120299150
    Abstract: A power semiconductor module includes a power semiconductor die, a metal substrate, a patterned metallization layer, a plurality of padless electrical connections, a plurality of vias and an inductor. The power semiconductor die has a top surface, an opposing bottom surface and a plurality of sides extending between the top and bottom surfaces. The metal substrate is attached to the bottom surface of the die. The patterned metallization layer is disposed above the top surface of the die. The plurality of padless electrical connections are at the top surface of the die and connect the patterned metallization layer to the die. The plurality of vias are disposed adjacent one or more of the sides of the die and electrically connected to the patterned metallization layer at a first end of the plurality of vias and to the metal substrate at a second end of the plurality of vias.
    Type: Application
    Filed: May 26, 2011
    Publication date: November 29, 2012
    Applicants: PRIMARION, INC., INFINEON TECHNOLOGIES AG
    Inventors: Benjamin Tang, Laura Carpenter, Kenneth Ostrom, Frank Daeche
  • Publication number: 20120286413
    Abstract: An integrated circuit package includes a package module formed from successive build-up layers which define circuit interconnections, a cavity formed on a top-side of the package module, a chip having a front side with forward contacts and having a back-side, the chip disposed such that in the cavity such that at least one forward contact is electrically connected to at least one of the circuit interconnections of the package module, and a top layer coupled to the back-side of the chip covering at least a part of the chip and the top-side of the package module.
    Type: Application
    Filed: May 9, 2011
    Publication date: November 15, 2012
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Georg Meyer-Berg, Frank Daeche
  • Publication number: 20120146201
    Abstract: A die arrangement includes a carrier having a first side and a second side opposite the first side, the carrier including an opening leading from the first side of the carrier to the second side of the carrier; a first die disposed over the first side of the carrier and electrically contacting the carrier; a second die disposed over the second side of the carrier and electrically contacting the carrier; and an electrical contact structure leading through the opening in the carrier and electrically contacting the second die.
    Type: Application
    Filed: December 14, 2010
    Publication date: June 14, 2012
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Frank Daeche, Joachim Mahler, Anton Prueckl, Stefan Landau, Josef Hoeglauer
  • Patent number: 7268436
    Abstract: An electronic device can include a top side with circuit structures. The circuit structures form the bottom region of a cavity. Each cavity can be surrounded by a cavity frame made of plastic and can have a cavity cover made of semiconductor material.
    Type: Grant
    Filed: March 9, 2004
    Date of Patent: September 11, 2007
    Assignee: Infineon Technologies AG
    Inventors: Robert Aigner, Albert Auburger, Frank Daeche, Guenter Ehrler, Andreas Meckes, Horst Theuss, Michael Weber
  • Patent number: 7221048
    Abstract: A multilayer circuit carrier, electronic devices and panel, and a method for producing a multilayer circuit carrier include at least one semiconductor chip, at least one rewiring layer with a rewiring structure, and at least one insulation layer, which has passage structures.
    Type: Grant
    Filed: February 1, 2005
    Date of Patent: May 22, 2007
    Assignee: Infineon Technologies AG
    Inventors: Frank Daeche, Jochen Dangelmaier, Stefan Paulus, Bernd Stadler, Horst Theuss, Michael Weber