Patents by Inventor Fumio Harima

Fumio Harima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080111630
    Abstract: A small size power amplifier includes a first amplifier provided for a first signal path; a second amplifier provided for said first signal path; and a third amplifier provided for a second signal path parallel to said first signal path. A voltage control circuit configured to bias one of a first set of said first amplifier and said second amplifier, and a second set of said third amplifier, based on an output power.
    Type: Application
    Filed: October 4, 2007
    Publication date: May 15, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Fumio Harima
  • Patent number: 6924201
    Abstract: A heterojunction bipolar transistor of the present invention is produced from a wafer including a substrate and a collector layer of a first conductivity type, a base layer of a second conductivity type and an emitter layer of the first conductivity type sequentially laminated on the substrate in this order. First, the wafer is etched up to a preselected depth of the collector layer via a first photoresist, which is formed at a preselected position on the emitter layer, serving as a mask. Subsequently, the collector layer etched with at least the sidewalls of the base layer and collector layer, which are exposed by the first etching step, and a second photoresist covering part of the surface of the collector layer contiguous with the sidewalls serving as a mask.
    Type: Grant
    Filed: May 29, 2003
    Date of Patent: August 2, 2005
    Assignee: NEC Compound Semiconductor Devices, Ltd.
    Inventors: Masahiro Tanomura, Hidenori Shimawaki, Yosuke Miyoshi, Fumio Harima
  • Patent number: 6661038
    Abstract: A semiconductor device of the present invention includes a systematic structure layer of first conductivity type and having a systematically arranged structure. The systematic structure layer is formed on a collector contact layer of first conductivity type, which is connected to collector electrodes. A compensation layer of first conductivity type is formed on the systematic structure layer. A collector layer of first conductivity type is formed on the compensation layer. A base layer is formed on the collector layer and connected to base electrodes. An emitter layer is formed on the base electrode and connected to an emitter electrode. The semiconductor device reduces collector resistance and thereby improves reliability.
    Type: Grant
    Filed: February 28, 2002
    Date of Patent: December 9, 2003
    Assignee: NEC Compound Semiconductor Devices, Ltd.
    Inventors: Kouji Azuma, Yousuke Miyoshi, Fumio Harima, Masahiro Tanomura, Hidenori Shimawaki
  • Publication number: 20030218187
    Abstract: A heterojunction bipolar transistor of the present invention is produced from a wafer including a substrate and a collector layer of a first conductivity type, a base layer of a second conductivity type and an emitter layer of the first conductivity type sequentially laminated on the substrate in this order. First, the wafer is etched up to a preselected depth of the collector layer via a first photoresist, which is formed at a preselected position on the emitter layer, serving as a mask. Subsequently, the collector layer etched with at least the sidewalls of the base layer and collector layer, which are exposed by the first etching step, and a second photoresist covering part of the surface of the collector layer contiguous with the sidewalls serving as a mask.
    Type: Application
    Filed: May 29, 2003
    Publication date: November 27, 2003
    Inventors: Masahiro Tanomura, Hidenori Shimawaki, Yosuke Miyoshi, Fumio Harima
  • Publication number: 20020121675
    Abstract: A semiconductor device of the present invention includes a systematic structure layer of first conductivity type and having a systematically arranged structure. The systematic structure layer is formed on a collector contact layer of first conductivity type, which is connected to collector electrodes. A compensation layer of first conductivity type is formed on the systematic structure layer. A collector layer of first conductivity type is formed on the compensation layer. A base layer is formed on the collector layer and connected to base electrodes. An emitter layer is formed on the base electrode and connected to an emitter electrode. The semiconductor device reduces collector resistance and thereby improves reliability.
    Type: Application
    Filed: February 28, 2002
    Publication date: September 5, 2002
    Inventors: Kouji Azuma, Yousuke Miyoshi, Fumio Harima, Masahiro Tanomura, Hidenori Shimawaki
  • Publication number: 20020066909
    Abstract: A heterojunction bipolar transistor of the present invention is produced from a wafer including a substrate and a collector layer of a first conductivity type, a base layer of a second conductivity type and an emitter layer of the first conductivity type sequentially laminated on the substrate in this order. First, the wafer is etched up to a preselected depth of the collector layer via a first photoresist, which is formed at a preselected position on the emitter layer, serving as a mask. Subsequently, the collector layer etched with at least the sidewalls of the base layer and collector layer, which are exposed by the first etching step, and a second photoresist covering part of the surface of the collector layer contiguous with the sidewalls serving as a mask.
    Type: Application
    Filed: December 3, 2001
    Publication date: June 6, 2002
    Applicant: NEC Corporation
    Inventors: Masahiro Tanomura, Hidenori Shimawaki, Yosuke Miyoshi, Fumio Harima