Patents by Inventor Gerardo A. Delgadino

Gerardo A. Delgadino has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8048806
    Abstract: In some implementations, a method is provided in a plasma processing chamber for stabilizing etch-rate distributions during a process transition from one process step to another process step. The method includes performing a pre-transition compensation of at least one other process parameter so as to avoid unstable plasma states by inhibiting formation of a parasitic plasma during the process transition. In some implementations, a method is provided for processing a workpiece in plasma processing chamber, which includes inhibiting deviations from an expected etch-rate distribution by avoiding unstable plasma states during a process transition from one process step to another process step.
    Type: Grant
    Filed: March 10, 2006
    Date of Patent: November 1, 2011
    Assignee: Applied Materials, Inc.
    Inventors: Michael C. Kutney, Daniel J. Hoffman, Gerardo A. Delgadino, Ezra R. Gold, Ashok Sinha, Xiaoye Zhao, Douglas H. Burns, Shawming Ma
  • Patent number: 7977245
    Abstract: Methods for etching a dielectric barrier layer with high selectivity to a dielectric bulk insulating layer are provided. In one embodiment, the method includes providing a substrate having a portion of a dielectric barrier layer exposed through a dielectric bulk insulating layer in a reactor, flowing a gas mixture containing H2 gas, fluorine containing gas, at least an insert gas into the reactor, and etching the exposed portion of the dielectric barrier layer selectively to the dielectric bulk insulating layer.
    Type: Grant
    Filed: March 22, 2006
    Date of Patent: July 12, 2011
    Assignee: Applied Materials, Inc.
    Inventors: Ying Xiao, Gerardo A. Delgadino, Karsten Schneider
  • Patent number: 7828987
    Abstract: In some implementations, a method is provided in a plasma reactor for etching a trench in an organic planarization layer of a resist structure comprising a photoresist mask structure over a hardmask masking the organic planarization layer. This may include introducing into the plasma reactor an etchant gas chemistry including N2, H2, and O2 and etching a masked organic planarization layer using a plasma formed from the etchant gas chemistry. This may include etching through the planarization layer to form a trench with a single etch step.
    Type: Grant
    Filed: March 20, 2006
    Date of Patent: November 9, 2010
    Assignee: Applied Materials, Inc.
    Inventors: Jens Karsten Schneider, Ying Xiao, Gerardo A. Delgadino
  • Publication number: 20100261352
    Abstract: A method for etching features in a low-k dielectric layer disposed below an organic mask is provided by an embodiment of the invention. Features are etched into the low-k dielectric layer through the organic mask. A fluorocarbon layer is deposited on the low-k dielectric layer. The fluorocarbon layer is cured. The organic mask is stripped.
    Type: Application
    Filed: April 7, 2010
    Publication date: October 14, 2010
    Applicant: LAM RESEARCH CORPORATION
    Inventors: Bing Ji, Kenji Takeshita, Andrew D. Bailey, III, Eric A. Hudson, Maryam Moravej, Stephen M. Sirard, Jungmin Ko, Daniel Le, Robert C. Hefty, Yu Cheng, Gerardo A. Delgadino, Bi-Ming Yen
  • Patent number: 7718543
    Abstract: Methods for removing a BARC layer from a feature are provided in the present invention. In one embodiment, the method includes providing a substrate having a feature filled with a BARC layer in an etching chamber, supplying a first gas mixture comprising NH3 gas into the chamber to etch a first portion of the BARC layer filling in the feature, and supplying a second gas mixture comprising O2 gas into the etching chamber to etch the remaining portion of the BARC layer disposed in the feature.
    Type: Grant
    Filed: December 8, 2006
    Date of Patent: May 18, 2010
    Assignee: Applied Materials, Inc.
    Inventors: Zhilin Huang, Siyi Li, Gerardo A. Delgadino
  • Publication number: 20100108264
    Abstract: A method for controlling critical dimension (CD) of etch features in an etch layer disposed below a functionalized organic mask layer disposed below an intermediate mask layer, disposed below a patterned photoresist mask, which forms a stack is provided. The intermediate mask layer is opened by selectively etching the intermediate mask layer with respect to the patterned photoresist mask. The functionalized organic mask layer is opened. The functionalized organic mask layer opening comprises flowing an open gas comprising COS, forming a plasma, and stopping the flowing of the open gas. The etch layer is etched.
    Type: Application
    Filed: November 3, 2008
    Publication date: May 6, 2010
    Applicant: LAM RESEARCH CORPORATION
    Inventors: Gerardo A. Delgadino, Robert C. Hefty
  • Patent number: 7435685
    Abstract: A method of fabricating an interconnect structure comprising etching a via into an upper low K dielectric layer and into a hardened portion of a lower low K dielectric layer. The via is defined by a pattern formed in a photoresist layer. The photoresist layer is then stripped, and a trench that circumscribes the via as defined by a hard mask is etched into the upper low K dielectric layer and, simultaneously, the via that was etched into the hardened portion of the lower low K dielectric layer is further etched into the lower low K dielectric layer. The result is a low K dielectric dual damascene structure.
    Type: Grant
    Filed: September 13, 2006
    Date of Patent: October 14, 2008
    Assignee: Applied Materials, Inc.
    Inventors: Gerardo A. Delgadino, Yan Ye, Neungho Shin, Yunsang Kim, Li-Qun Xia, Tzu-Fang Huang, Lihua Li Huang, Joey Chiu, Xiaoye Zhao, Fang Tian, Wen Zhu, Ellie Yieh
  • Patent number: 7432209
    Abstract: A plasma etch process with in-situ backside polymer removal begins with a workpiece having a porous or non-porous carbon-doped silicon oxide dielectric layer and a photoresist mask on a surface of the workpiece. The workpiece is clamped onto an electrostatic chuck in an etch reactor chamber. The process includes introducing a fluoro-carbon based process gas and applying RF bias power to the electrostatic chuck and RF source power to an overhead electrode to etch exposed portions of the dielectric layer while depositing protective fluoro-carbon polymer on the photoresist mask. The process further includes removing the fluoro-carbon based process gas and introducing a hydrogen-based process gas and applying RF source power to the overhead electrode.
    Type: Grant
    Filed: March 22, 2006
    Date of Patent: October 7, 2008
    Assignee: Applied Materials, Inc.
    Inventors: Gerardo A. Delgadino, Richard Hagborg, Douglas A. Buchberger, Jr.
  • Publication number: 20080194111
    Abstract: A substrate is processed in a process chamber comprising a substrate support having a receiving surface for receiving a substrate so that a front surface of the substrate is exposed within the chamber. An energized process gas is used to process the front surface of the substrate. A peripheral edge of the backside surface of the substrate is cleaned by raising the substrate above the receiving surface of the substrate support to a raised position, and exposing the backside surface of the substrate to an energized cleaning gas.
    Type: Application
    Filed: April 3, 2007
    Publication date: August 14, 2008
    Inventors: Gerardo A. Delgadino, Indrajit Lahiri, Teh-Tien Su, Sy-Yuan Brian Shieh, Ashok Sinha
  • Publication number: 20080145998
    Abstract: A method of fabricating an interconnect structure comprising etching a via into an upper low K dielectric layer and into a hardened portion of a lower low K dielectric layer. The via is defined by a pattern formed in a photoresist layer. The photoresist layer is then stripped, and a trench that circumscribes the via as defined by a hard mask is etched into the upper low K dielectric layer and, simultaneously, the via that was etched into the hardened portion of the lower low K dielectric layer is further etched into the lower low K dielectric layer. The result is a low K dielectric dual damascene structure.
    Type: Application
    Filed: September 13, 2006
    Publication date: June 19, 2008
    Applicant: APPLIED MATERIALS, INC.
    Inventors: GERARDO A. DELGADINO, Yan Ye, Neungho Shin, Yunsang Kim, Li-Qun Xia, Tzu-Fang Huang, Lihua Li Huang, Joey Chiu, Xiaoye Zhao, Fang Tian, Wen Zhu, Ellie Yieh
  • Publication number: 20080138997
    Abstract: Methods for removing a BARC layer from a feature are provided in the present invention. In one embodiment, the method includes providing a substrate having a feature filled with a BARC layer in an etching chamber, supplying a first gas mixture comprising NH3 gas into the chamber to etch a first portion of the BARC layer filling in the feature, and supplying a second gas mixture comprising O2 gas into the etching chamber to etch the remaining portion of the BARC layer disposed in the feature.
    Type: Application
    Filed: December 8, 2006
    Publication date: June 12, 2008
    Inventors: Zhilin Huang, Siyi Li, Gerardo A. Delgadino
  • Publication number: 20080023144
    Abstract: In at least some embodiments, a plasma etch tool is provided which includes a processing chamber capable of receiving a workpiece. The plasma etch tool is configured to generate a high density and low bombardment energy plasma therein from a gas mixture which includes CF4, N2 and Ar, for processing the workpiece. The high density and low bombardment energy plasma is formed by using high source and low bias power settings. The density or electron density, can, depending on the embodiment, range from about 5×1010 electrons/cm3 and above, including about 1×1011 electrons/cm3 and above. The gas mixture can further include H2, NH3, a hydrofluorocarbon gas and/or a fluorocarbon gas.
    Type: Application
    Filed: July 15, 2007
    Publication date: January 31, 2008
    Inventors: Gerardo Delgadino, Chang-Lin Hsieh, Yan Ye, Hyunjong Shim
  • Patent number: 7309448
    Abstract: A process of selectively etching a sacrificial light absorbing material (SLAM) over a dielectric material, such as carbon doped oxide, on a substrate using a plasma of a gas mixture in a plasma etch chamber. The gas mixture comprises a hydrofluorocarbon gas, an optional hydrogen-containing gas, an optional fluorine-rich fluorocarbon gas, a nitrogen gas, an oxygen gas, and an inert gas. The process could provide a SLAM to a dielectric material etching selectivity ratio greater than 10:1.
    Type: Grant
    Filed: November 12, 2003
    Date of Patent: December 18, 2007
    Assignee: Applied Materials, Inc.
    Inventors: Hee Yeop Chae, Jeremiah T. P. Pender, Gerardo A. Delgadino, Xiaoye Zhao, Yan Ye
  • Patent number: 7300597
    Abstract: A process of selectively etching a sacrificial light absorbing material (SLAM) over a dielectric material, such as carbon doped oxide, on a substrate using a plasma of a gas mixture in a plasma etch chamber. The gas mixture comprises a hydrofluorocarbon gas, an optional hydrogen-containing gas, an optional fluorine-rich fluorocarbon gas, a nitrogen gas, an oxygen gas, and an inert gas. The process could provide a SLAM to a dielectric material etching selectivity ratio greater than 10:1.
    Type: Grant
    Filed: September 27, 2006
    Date of Patent: November 27, 2007
    Assignee: Applied Materials, Inc.
    Inventors: Hee Yeop Chae, Jeremiah T. P. Pender, Gerardo A. Delgadino, Xiaoye Zhao, Yan Ye
  • Publication number: 20070238305
    Abstract: A plasma etch process for etching a porous carbon-doped silicon oxide dielectric layer using a photoresist mask is carried out first in an etch reactor by performing a fluorocarbon based etch process on the workpiece to etch exposed portions of the dielectric layer while depositing protective fluorocarbon polymer on the photoresist mask. Then, in an ashing reactor, polymer and photoresist are removed by heating the workpiece to over 100 degrees C., exposing a peripheral portion of the backside of said workpiece, and providing products from a plasma of a hydrogen process gas to reduce carbon contained in polymer and photoresist on said workpiece until the polymer has been removed from a backside of said workpiece. The process gas preferably contains both hydrogen gas and water vapor, although the primary constituent is hydrogen gas. The wafer (workpiece) backside may be exposed by extending the wafer lift pins.
    Type: Application
    Filed: April 11, 2006
    Publication date: October 11, 2007
    Inventors: Gerardo Delgadino, Indrajit Lahiri, Teh-Tien Su, Brian Sheih, Ashok Sinha
  • Patent number: 7276447
    Abstract: A plasma etch process for etching a porous carbon-doped silicon oxide dielectric layer using a photoresist mask is carried out first in an etch reactor by performing a fluoro-carbon based etch process on the workpiece to etch exposed portions of the dielectric layer while depositing protective fluoro-carbon polymer on the photoresist mask. Then, in an ashing reactor, polymer and photoresist are removed by heating the workpiece to over 100 degrees C., exposing a peripheral portion of the backside of said workpiece, and providing products from a plasma of a hydrogen process gas to reduce carbon contained in polymer and photoresist on said workpiece until the polymer has been removed from a backside of said workpiece. The process gas preferably contains both hydrogen gas and water vapor, although the primary constituent is hydrogen gas. The wafer (workpiece) backside may be exposed by extending the wafer lift pins.
    Type: Grant
    Filed: April 11, 2006
    Date of Patent: October 2, 2007
    Assignee: Applied Materials, Inc.
    Inventors: Gerardo A. Delgadino, Indrajit Lahiri, Teh-Tien Su, Brian Sy-Yuan Sheih, Ashok K. Sinha
  • Publication number: 20070224803
    Abstract: Methods for etching a dielectric barrier layer with high selectivity to a dielectric bulk insulating layer are provided. In one embodiment, the method includes providing a substrate having a portion of a dielectric barrier layer exposed through a dielectric bulk insulating layer in a reactor, flowing a gas mixture containing H2 gas, fluorine containing gas, at least an insert gas into the reactor, and etching the exposed portion of the dielectric barrier layer selectively to the dielectric bulk insulating layer.
    Type: Application
    Filed: November 30, 2006
    Publication date: September 27, 2007
    Inventors: Ying Xiao, Gerardo A. Delgadino, Karsten Schnelder
  • Publication number: 20070224807
    Abstract: Methods for etching a dielectric barrier layer with high selectivity to a dielectric bulk insulating layer are provided. In one embodiment, the method includes providing a substrate having a portion of a dielectric barrier layer exposed through a dielectric bulk insulating layer in a reactor, flowing a gas mixture containing H2 gas, fluorine containing gas, at least an insert gas into the reactor, and etching the exposed portion of the dielectric barrier layer selectively to the dielectric bulk insulating layer.
    Type: Application
    Filed: March 22, 2006
    Publication date: September 27, 2007
    Inventors: Ying Xiao, Gerardo Delgadino, Karsten Schneider
  • Publication number: 20070224826
    Abstract: A plasma etch process with in-situ backside polymer removal begins with a workpiece having a porous or non-porous carbon-doped silicon oxide dielectric layer and a photoresist mask on a surface of the workpiece. The workpiece is clamped onto an electrostatic chuck in an etch reactor chamber. The process includes introducing a fluoro-carbon based process gas and applying RF bias power to the electrostatic chuck and RF source power to an overhead electrode to etch exposed portions of the dielectric layer while depositing protective fluoro-carbon polymer on the photoresist mask. The process further includes removing the fluoro-carbon based process gas and introducing a hydrogen-based process gas and applying RF source power to the overhead electrode.
    Type: Application
    Filed: March 22, 2006
    Publication date: September 27, 2007
    Inventors: Gerardo Delgadino, Richard Hagborg, Douglas Buchberger
  • Publication number: 20070224827
    Abstract: Methods for two step etching a BARC layer in a dual damascene structure are provided. In one embodiment, the method includes providing a substrate having vias filled with a BARC layer disposed on the substrate in an etch reactor, supplying a first gas mixture into the reactor to etch a first portion of the BARC layer filling in the vias, and supplying a second gas mixture comprising NH3 gas into the reactor to etch a second portion of the BARC layer disposed in the vias.
    Type: Application
    Filed: March 22, 2006
    Publication date: September 27, 2007
    Inventors: Ying Xiao, Gerardo Delgadino, Karsten Schneider