Patents by Inventor Giovanni Richieri

Giovanni Richieri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10043676
    Abstract: A local thinning process is employed on the backside of a semiconductor substrate such as a wafer in order to improve the thermal performance of the electronic device built on or in the front side of the wafer.
    Type: Grant
    Filed: October 15, 2015
    Date of Patent: August 7, 2018
    Assignee: VISHAY GENERAL SEMICONDUCTOR LLC
    Inventors: Sanfilippo Carmelo, Luigi Merlin, Isabella Para, Giovanni Richieri
  • Publication number: 20170110329
    Abstract: A local thinning process is employed on the backside of a semiconductor substrate such as a wafer in order to improve the thermal performance of the electronic device built on or in the front side of the wafer.
    Type: Application
    Filed: October 15, 2015
    Publication date: April 20, 2017
    Inventors: Sanfilippo Carmelo, Luigi Merlin, Isabella Para, Giovanni Richieri
  • Patent number: 9627552
    Abstract: A method for fabricating a diode is disclosed. In one embodiment, the method includes forming a Schottky contact on an epitaxial layer of silicon carbide (SiC) and annealing the Schottky contact at a temperature in the range of 300° C. to 700° C. The Schottky contact is formed of a layer of molybdenum.
    Type: Grant
    Filed: July 31, 2007
    Date of Patent: April 18, 2017
    Assignee: VISHAY-SILICONIX
    Inventor: Giovanni Richieri
  • Patent number: 9627553
    Abstract: A SiC Schottky diode which includes a Schottky barrier formed on a silicon face 4H—SiC body.
    Type: Grant
    Filed: February 5, 2013
    Date of Patent: April 18, 2017
    Assignee: SILICONIX TECHNOLOGY C.V.
    Inventor: Giovanni Richieri
  • Patent number: 9496420
    Abstract: A method for fabricating a diode is disclosed. In one embodiment, the method includes forming a Schottky contact on an epitaxial layer of silicon carbide (SiC) and annealing the Schottky contact at a temperature in the range of 300° C. to 700° C. The Schottky contact is formed of a layer of molybdenum.
    Type: Grant
    Filed: July 31, 2007
    Date of Patent: November 15, 2016
    Assignee: Vishay-Siliconix
    Inventor: Giovanni Richieri
  • Patent number: 9472403
    Abstract: A SiC JFET that includes a plurality of trenches formed in a SiC semiconductor body of one conductivity each trench having a region of another conductivity formed in the bottom and sidewalls thereof.
    Type: Grant
    Filed: November 15, 2010
    Date of Patent: October 18, 2016
    Assignee: SILICONIX TECHNOLOGY C.V.
    Inventors: Rossano Carta, Laura Bellemo, Giovanni Richieri, Luigi Merlin
  • Publication number: 20140042459
    Abstract: A SiC Schottky diode which includes a Schottky barrier formed on a silicon face 4H-SiC body.
    Type: Application
    Filed: February 5, 2013
    Publication date: February 13, 2014
    Applicant: SILICONIX TECHNOLOGY C.V.
    Inventor: Giovanni Richieri
  • Patent number: 8368165
    Abstract: A SiC Schottky diode which includes a Schottky barrier formed on a silicon face 4H—SiC body.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: February 5, 2013
    Assignee: Siliconix Technology C. V.
    Inventor: Giovanni Richieri
  • Publication number: 20110278591
    Abstract: A SiC JFET that includes a plurality of trenches formed in a SiC semiconductor body of one conductivity each trench having a region of another conductivity formed in the bottom and sidewalls thereof.
    Type: Application
    Filed: November 15, 2010
    Publication date: November 17, 2011
    Applicant: SILICONIX TECHNOLOGY C.V.
    Inventors: Rossano Carta, Laura Bellemo, Giovanni Richieri, Luigi Merlin
  • Patent number: 8039328
    Abstract: A process for forming a trench Schottky barrier device includes the forming of an oxide layer within the trenches in the surface of a silicon wafer, and then depositing a full continuous metal barrier layer over the full upper surface of the wafer including the trench interiors and the mesas between trenches with a barrier contact made to the mesas only. Palladium, titanium or any conventional barrier metal can be used.
    Type: Grant
    Filed: October 17, 2006
    Date of Patent: October 18, 2011
    Assignee: International Rectifier Corporation
    Inventors: Giovanni Richieri, Rossano Carta
  • Patent number: 7955961
    Abstract: A trench-type Schottky semiconductor device and a method for fabricating the trench-type Schottky semiconductor device are disclosed. The method includes the steps of forming an epitaxial (EPI) layer atop a silicon substrate, forming a nitride layer atop the EPI layer, patterning a plurality of windows in the nitride layer into an active region and a termination region, forming a plurality of trenches in the active and termination regions such that the plurality of trenches in the termination regions are spaced apart from each other so as to form a plurality of mesas, lining the first type of trenches with a gate oxide layer, and converting the mesas to oxide mesas; and then applying a barrier layer metal to the mesas in the device active area and in the termination trenches.
    Type: Grant
    Filed: March 7, 2007
    Date of Patent: June 7, 2011
    Assignee: International Rectifier Corporation
    Inventor: Giovanni Richieri
  • Patent number: 7834376
    Abstract: A SiC JFET that includes a plurality of trenches formed in a SiC semiconductor body of one conductivity each trench having a region of another conductivity formed in the bottom and sidewalls thereof.
    Type: Grant
    Filed: March 6, 2006
    Date of Patent: November 16, 2010
    Assignee: Siliconix Technology C. V.
    Inventors: Rossano Carta, Laura Bellemo, Giovanni Richieri, Luigi Merlin
  • Patent number: 7808029
    Abstract: A mask structure and process for forming trenches in a silicon carbide or other wafer, and for implanting impurities into the walls of the trenches using the same mask where the mask includes a thin aluminum layer and a patterned hard photoresist mask. A thin LTO oxide may be placed between the metal layer and the hard photoresist mask.
    Type: Grant
    Filed: April 23, 2007
    Date of Patent: October 5, 2010
    Assignee: Siliconix Technology C.V.
    Inventors: Luigi Merlin, Giovanni Richieri, Rossano Carta
  • Patent number: 7488673
    Abstract: A trench MOS Schottky barrier device has a metal oxide gate dielectric such as TiSi lining the trench wall to increase the efficiency of the elemental cell and to improve depletion in the mesa during reverse bias. A reduced mask process is used in which a single layer of titanium or other metal is deposited on an underlying gate oxide layer on the trench walls and directly atop the mesa between adjacent trenches. A common thermal treatment causes the Ti to diffuse into the SiO2 gate oxide to form the TiO2 gate and to form the TiSi Schottky barrier on the top surface of the mesa.
    Type: Grant
    Filed: February 23, 2007
    Date of Patent: February 10, 2009
    Assignee: International Rectifier Corporation
    Inventors: Carmelo Sanfilippo, Rossano Carta, Giovanni Richieri, Paolo Mercaldi
  • Publication number: 20080237608
    Abstract: A method for fabricating a diode is disclosed. In one embodiment, the method includes forming a Schottky contact on an epitaxial layer of silicon carbide (SiC) and annealing the Schottky contact at a temperature in the range of 300° C. to 700° C. The Schottky contact is formed of a layer of molybdenum.
    Type: Application
    Filed: July 31, 2007
    Publication date: October 2, 2008
    Inventor: Giovanni Richieri
  • Publication number: 20080230867
    Abstract: A process for forming an ohmic contact on the back surface of a semiconductor body includes depositing a donor layer on the back surface of the semiconductor body followed by a sintering step to form a shallow intermetallic region capable of forming a low resistance contact with a contact metal.
    Type: Application
    Filed: April 29, 2008
    Publication date: September 25, 2008
    Inventor: Giovanni Richieri
  • Patent number: 7384826
    Abstract: A process for forming an ohmic contact on the back surface of a semiconductor body includes depositing a donor layer on the back surface of the semiconductor body followed by a sintering step to form a shallow intermetallic region capable of forming a low resistance contact with a contact metal.
    Type: Grant
    Filed: June 29, 2005
    Date of Patent: June 10, 2008
    Assignee: International Rectifier Corporation
    Inventor: Giovanni Richieri
  • Publication number: 20070264809
    Abstract: A trench-type Schottky semiconductor device and a method for fabricating the trench-type Schottky semiconductor device are disclosed. The method includes the steps of forming an epitaxial (EPI) layer atop a silicon substrate, forming a nitride layer atop the EPI layer, patterning a plurality of windows in the nitride layer into an active region and a termination region, forming a plurality of trenches in the active and termination regions such that the plurality of trenches in the termination regions are spaced apart from each other so as to form a plurality of mesas, lining the first type of trenches with a gate oxide layer, and converting the mesas to oxide mesas; and then applying a barrier layer metal to the mesas in the device active area and in the termination trenches.
    Type: Application
    Filed: March 7, 2007
    Publication date: November 15, 2007
    Inventor: Giovanni Richieri
  • Publication number: 20070254452
    Abstract: A mask structure and process for forming trenches in a silicon carbide or other wafer, and for implanting impurities into the walls of the trenches using the same mask where the mask includes a thin aluminum layer and a patterned hard photoresist mask. A thin LTO oxide may be placed between the metal layer and the hard photoresist mask.
    Type: Application
    Filed: April 23, 2007
    Publication date: November 1, 2007
    Inventors: Luigi Merlin, Giovanni Richieri, Rossano Carta
  • Publication number: 20070210347
    Abstract: A trench MOS Schottky barrier device has a metal oxide gate dielectric such as TiSi lining the trench wall to increase the efficiency of the elemental cell and to improve depletion in the mesa during reverse bias. A reduced mask process is used in which a single layer of titanium or other metal is deposited on an underlying gate oxide layer on the trench walls and directly atop the mesa between adjacent trenches. A common thermal treatment causes the Ti to diffuse into the SiO2 gate oxide to form the TiO2 gate and to form the TiSi Schottky barrier on the top surface of the mesa.
    Type: Application
    Filed: February 23, 2007
    Publication date: September 13, 2007
    Inventors: Carmelo Sanfilippo, Rossano Carta, Giovanni Richieri, Paolo Mercaldi