Patents by Inventor Gordon A. Haller

Gordon A. Haller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060043450
    Abstract: Vertical transistors for memory cells, such as 4F2 memory cells, are disclosed. The memory cells use digit line connections formed within the isolation trench to connect the digit line with the lower active area. Vertical transistor pillars can be formed from epitaxial silicon or etched from bulk silicon. Memory cells can be formed by creating a cell capacitor electrically connected to each transistor pillar.
    Type: Application
    Filed: September 2, 2004
    Publication date: March 2, 2006
    Inventors: Sanh Tang, Gordon Haller
  • Publication number: 20060046424
    Abstract: The invention includes semiconductor constructions containing vertically-extending pillars, and methods for forming such constructions. The vertically-extending pillars can be incorporated into transistor devices, and can contain vertically-extending channel regions of the transistor devices. The transistor devices can be incorporated into integrated circuitry, and in some aspects are incorporated into memory constructions, such as, for example, dynamic random access memory (DRAM) constructions.
    Type: Application
    Filed: August 24, 2004
    Publication date: March 2, 2006
    Inventors: Randal Chance, Gordon Haller, Sanh Tang, Steven Cummings
  • Publication number: 20060043449
    Abstract: The invention includes a transistor device having a semiconductor substrate with an upper surface. A pair of source/drain regions are formed within the semiconductor substrate and a channel region is formed within the semiconductor substrate and extends generally perpendicularly relative to the upper surface of the semiconductor substrate. A gate is formed within the semiconductor substrate between the pair of the source/drain regions.
    Type: Application
    Filed: September 1, 2004
    Publication date: March 2, 2006
    Inventors: Sanh Tang, Gordon Haller, Kris Brown, Tuman Allen
  • Publication number: 20060008758
    Abstract: In general, the system provides for soft baking a semiconductor wafer so that photoresist layers on the wafer are free of surface voids or craters. In particular, the system provides for manufacturing a semiconductor wafer having no photoresist craters at the completion of a two-step post-apply resist bake (soft bake) in the fabrication of an integrated circuit. In the system, the semiconductor wafer is coated with resist and then baked at both a low-bake temperature and a high-bake temperature. It is theorized that the lower temperature bake either hardens the resist layer before trapped air expands through the resist or displaces the trapped air while the resist layer remains fluid and returns to its conformal shape.
    Type: Application
    Filed: August 31, 2005
    Publication date: January 12, 2006
    Inventors: Paul Shirley, Gordon Haller
  • Patent number: 6927445
    Abstract: A method of forming a corrugated capacitor on a semiconductor component. The method of forming the corrugated capacitor comprises a series of depositing alternating layers of doped silicon glass having different etch rates on a semiconductor component, covering the alternating layers with an etch-resistant material, and etching the alternating layers, thereby forming a capacitor structure having corrugated sides.
    Type: Grant
    Filed: August 2, 2001
    Date of Patent: August 9, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Randhir P. S. Thakur, Gordon Haller, Kirk D. Prall
  • Publication number: 20050164134
    Abstract: A semiconductor wafer having no photoresist craters at the completion of a two-step post-apply resist bake (soft bake) in the fabrication of an integrated circuit. A process and method for soft baking the semiconductor wafer so that photoresist layers are free of surface voids or craters. The semiconductor wafer is coated with resist and then baked at both a low-bake temperature and a high-bake temperature. It is theorized that the lower temperature bake either hardens the resist layer before trapped air expands through the resist or displaces the trapped air while the resist layer remains fluid and returns to its conformal shape.
    Type: Application
    Filed: January 27, 2004
    Publication date: July 28, 2005
    Inventors: Paul Shirley, Gordon Haller
  • Patent number: 6660611
    Abstract: A method of forming a corrugated capacitor on a semiconductor component. The method of forming the corrugated capacitor comprises a series of depositing alternating layers of doped silicon glass having different etch rates on a semiconductor component, covering the alternating layers with an etch-resistant material, and etching the alternating layers, thereby forming a capacitor structure having corrugated sides.
    Type: Grant
    Filed: December 7, 2001
    Date of Patent: December 9, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Randhir P. S. Thakur, Gordon Haller, Kirk D. Prall
  • Patent number: 6469389
    Abstract: Within an integrated circuit, a contact plug with a height not extending above the level of the gate/wordline nitride is nonetheless provided with a relatively large contact area or landing pad, significantly larger than the source/drain region to which the contact plug is electrically connected. Methods for producing the inventive contact plug include (1) use of a nitride facet etch, either (a) during a nitride spacer formation etch or (b) during a BPSG etch; (2) using at least one of (a) an isotropic photoresist etch or partial descum to narrow BPSG spacers above the gate/wordline nitride, and (b) a nitride step etch to etch the shoulder area of the gate/wordline nitride exposed by a BPSG etch; and (3) polishing a BPSG layer down to the top of a gate/wordline nitride before any doped polysilicon plug fill, masking for BPSG etch and performing a BPSG etch, etching the photoresist layer through a partial descum, and etching the shoulder area of the gate/wordline nitride exposed thereby.
    Type: Grant
    Filed: May 9, 2000
    Date of Patent: October 22, 2002
    Assignee: Micron Technolgy, Inc.
    Inventors: Werner Juengling, Kirk Prall, Gordon Haller, David Keller, Tyler Lowrey
  • Publication number: 20020093099
    Abstract: Within an integrated circuit, a contact plug with a height not extending above the level of the gate/wordline nitride is nonetheless provided with a relatively large contact area or landing pad, significantly larger than the source/drain region to which the contact plug is electrically connected. Methods for producing the inventive contact plug include (1) use of a nitride facet etch, either (a) during a nitride spacer formation etch or (b) during a BPSG etch; (2) using at least one of (a) an isotropic photoresist etch or partial descum to narrow BPSG spacers above the gate/wordline nitride, and (b) a nitride step etch to etch the shoulder area of the gate/wordline nitride exposed by a BPSG etch; and (3) polishing a BPSG layer down to the top of a gate/wordline nitride before any doped polysilicon plug fill, masking for BPSG etch and performing a BPSG etch, etching the photoresist layer through a partial descum, and etching the shoulder area of the gate/wordline nitride exposed thereby.
    Type: Application
    Filed: May 9, 2000
    Publication date: July 18, 2002
    Inventors: WERNER JUENGLING, KIRK PRALL, GORDON HALLER, DAVID KELLER, TYLER LOWREY
  • Publication number: 20020093090
    Abstract: A method of forming a corrugated capacitor on a semiconductor component. The method of forming the corrugated capacitor comprises a series of depositing alternating layers of doped silicon glass having different etch rates on a semiconductor component, covering the alternating layers with an etch-resistant material, and etching the alternating layers, thereby forming a capacitor structure having corrugated sides.
    Type: Application
    Filed: August 2, 2001
    Publication date: July 18, 2002
    Inventors: Randhir P.S. Thakur, Gordon Haller, Kirk D. Prall
  • Publication number: 20020045314
    Abstract: A method of forming a corrugated capacitor on a semiconductor component. The method of forming the corrugated capacitor comprises a series of depositing alternating layers of doped silicon glass having different etch rates on a semiconductor component, covering the alternating layers with an etch-resistant material, and etching the alternating layers, thereby forming a capacitor structure having corrugated sides.
    Type: Application
    Filed: December 7, 2001
    Publication date: April 18, 2002
    Inventors: Randhir P.S. Thakur, Gordon Haller, Kirk D. Prall
  • Patent number: 6346455
    Abstract: A method of forming a corrugated capacitor on a semiconductor component. The method of forming the corrugated capacitor comprising a series of depositing alternating layers of doped silicon glass having different etch rates on a semiconductor component, covering the alternating layers with an etch resistant material, and etching the alternating layers thereby forming a capacitor structure having corrugated sides.
    Type: Grant
    Filed: August 31, 2000
    Date of Patent: February 12, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Randhir P. S. Thakur, Gordon Haller, Kirk D. Prall
  • Patent number: 6060783
    Abstract: Within an integrated circuit, a contact plug with a height not extending above the level of the gate/wordline nitride is nonetheless provided with a relatively large contact area or landing pad, significantly larger than the source/drain region to which the contact plug is electrically connected. Methods for producing the inventive contact plug include (1) use of a nitride facet etch, either (a) during a nitride spacer formation etch or (b) during a BPSG etch; (2) using at least one of (a) an isotropic photoresist etch or partial descum to narrow BPSG spacers above the gate/wordline nitride, and (b) a nitride step etch to etch the shoulder area of the gate/wordline nitride exposed by a BPSG etch; and (3) polishing a BPSG layer down to the top of a gate/wordline nitride before any doped polysilicon plug fill, masking for BPSG etch and performing a BPSG etch, etching the photoresist layer through a partial descum, and etching the shoulder area of the gate/wordline nitride exposed thereby.
    Type: Grant
    Filed: January 6, 1999
    Date of Patent: May 9, 2000
    Assignee: Micron Technology, Inc
    Inventors: Werner Juengling, Kirk Prall, Gordon Haller, David Keller, Tyler Lowrey
  • Patent number: 5858865
    Abstract: Within an integrated circuit, a contact plug with a height not extending above the level of the gate/wordline nitride is nonetheless provided with a relatively large contact area or landing pad, significantly larger than the source/drain region to which the contact plug is electrically connected. Methods for producing the inventive contact plug include (1) use of a nitride facet etch, either (a) during a nitride spacer formation etch or (b) during a BPSG etch; (2) using at least one of (a) an isotropic photoresist etch or partial descum to narrow BPSG spacers above the gate/wordline nitride, and (b) a nitride step etch to etch the shoulder area of the gate/wordline nitride exposed by a BPSG etch; and (3) polishing a BPSG layer down to the top of a gate/wordline nitride before any doped polysilicon plug fill, masking for BPSG etch and performing a BPSG etch, etching the photoresist layer through a partial descum, and etching the shoulder area of the gate/wordline nitride exposed thereby.
    Type: Grant
    Filed: December 7, 1995
    Date of Patent: January 12, 1999
    Assignee: Micron Technology, Inc.
    Inventors: Werner Juengling, Kirk Prall, Gordon Haller, David Keller, Tyler Lowrey
  • Patent number: 5804506
    Abstract: A method of fabricating an integrated circuit on a semiconductor substrate is provided including the steps of forming a tungsten silicide conductor structure having a nitride encapsulating layer on the substrate and disposing a doped nonconducting layer over the conductor structure. A self-aligned contact etch is performed wherein the etch is a selective etch of the conductor structure and the nonconducting layer. The selective etch preferentially removes material forming the nonconducting layer rather than material forming the conductor structure. The semiconductor layer is preferably doped with germanium but may also be doped with phosphorous or other known dopants. A germanium concentration of 5% to 25% provides the preferred increased selectivity of the etch. The nonconducting layer can be formed of SG, BPSG, BSG, PSG and TEOS.
    Type: Grant
    Filed: August 17, 1995
    Date of Patent: September 8, 1998
    Assignee: Micron Technology, Inc.
    Inventors: Gordon A. Haller, Randhir P. S. Thakur, Kirk Prall
  • Patent number: 5177027
    Abstract: A process for fabricating, on the more or less vertical edge of a silicon mesa, a MOS field-effect transistor which has a spacer-shaped gate and a right-angled channel path. The process involves the following steps: creating a raised region (the mesa) on a planar silicon substrate; creation of a gate oxide layer on the substrate and vertical sidewalls of the mesa; blanket deposition of a gate layer (typically polysilicon); anisotropically etching the gate layer to expose the upper surface of the mesa and leave a stringer gate around the circumference thereof; and doping the upper surface of the mesa and regions of the substrate peripheral to the circumferential polysilicon stringer to create source and drain regions. The standard process provides device density approximately double that of standard FET fabrication processes. Density can be increased even further by increasing the number of silicon mesas with a minimum pitch distance.
    Type: Grant
    Filed: August 17, 1990
    Date of Patent: January 5, 1993
    Assignee: Micron Technology, Inc.
    Inventors: Tyler A. Lowrey, Randal W. Chance, D. Mark Durcan, Pierre C. Fazan, Fernando Gonzalez, Gordon A. Haller
  • Patent number: 5021353
    Abstract: An improved CMOS fabrication process which uses separate masking steps to pattern N-channel and P-channel transistor gates from a single layer of conductively-doped polycrystalline silicon (poly) and incorporates self-aligned salicidation of conductive regions. The object of the improved process is to reduce the cost and improve the reliability, performance and manufacturability of CMOS devices by a process which features a dramatically reduced number of photomasking steps and which further allows self-aligned salicidation of transistor conductive regions. By processing N-channel and P-channel devices separately, the number of photomasking steps required to fabricate complete CMOS circuitry in a single-polysilicon-layer or single-metal layer process can be reduced from eleven to eight. Starting with a substrate of P-type material, N-channel devices are formed first, with unetched poly left in the future P-channel regions until N-channel processing is complete.
    Type: Grant
    Filed: February 26, 1990
    Date of Patent: June 4, 1991
    Assignee: Micron Technology, Inc.
    Inventors: Tyler A. Lowrey, Dermot M. Durcan, Trung T. Doan, Gordon A. Haller, Mark E. Tuttle
  • Patent number: 5013680
    Abstract: A process for creating a DRAM array having feature widths that transcend the resolution limit of the employed photolithographic process using only five photomasking steps.
    Type: Grant
    Filed: July 18, 1990
    Date of Patent: May 7, 1991
    Assignee: Micron Technology, Inc.
    Inventors: Tyler A. Lowrey, Randal W. Chance, D. Mark Durcan, Ruojia Lee, Charles H. Dennison, Yauh-Ching Liu, Pierre C. Fazan, Fernando Gonzalez, Gordon A. Haller