Patents by Inventor GuangSu SHAO

GuangSu SHAO has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230363136
    Abstract: A method for manufacturing a semiconductor device includes the following operations. A substrate is provided. Bit lines extending in a first direction are formed on the substrate. A first dielectric layer is formed on the bit lines. The first dielectric layer is etched from top to bottom to form channel holes in the first dielectric layer, in which the channel holes expose the bit lines. A channel layer is formed in each channel hole, in which the channel layer includes a first source/drain area, a channel area and a second source/drain area which are arranged from bottom to top, the first source/drain area is electrically connected to a respective one bit line. Word lines extending in a second direction are formed in the first dielectric layer.
    Type: Application
    Filed: September 13, 2022
    Publication date: November 9, 2023
    Applicants: CHANGXIN MEMORY TECHNOLOGIES, INC., BEIJING SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY
    Inventors: Deyuan XIAO, Yong YU, Guangsu SHAO
  • Publication number: 20230363140
    Abstract: The present disclosure relates to the technical field of semiconductors, and provides a semiconductor structure and a manufacturing method thereof. The semiconductor structure includes: a base, and bit lines, word lines, active pillars, and a memory structure that are located on the base. The bit line extends along a first direction, the word line extends along a second direction, the first direction is one of a direction perpendicular to a surface of the base or a direction parallel to the surface of the base, and the second direction is the other of the direction perpendicular to the surface of the base or the direction parallel to the surface of the base. The active pillars are parallel to the base and arranged at intervals, the word line surrounds a channel region of the active pillar, the memory structure surrounds a support region of the active pillar.
    Type: Application
    Filed: September 20, 2022
    Publication date: November 9, 2023
    Inventors: Guangsu SHAO, Deyuan Xiao, Yong Yu
  • Publication number: 20230345712
    Abstract: A semiconductor structure and a method for forming a semiconductor structure are provided. The semiconductor structure includes: a substrate; a laminate structure arranged on the substrate and including first semiconductor layers spaced apart from each other in a direction perpendicular to a top surface of the substrate, each first semiconductor layer including channel areas spaced apart from each other in a first direction, and first doped areas and second doped areas, each first doped area being arranged on one side of a respective one of the channel areas in a second direction, each second doped area being arranged on another side of the respective one of the channel areas in the second direction; and a word line structure including word lines extending in the first direction, an edge of each word line being flush with en edge of a respective one of the channel areas in the second direction.
    Type: Application
    Filed: August 4, 2022
    Publication date: October 26, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Xingsong SU
  • Publication number: 20230345710
    Abstract: A three-dimensional memory and a method for forming the same are provided. The three-dimensional memory includes a substrate, a plurality of word lines and a plurality of lead lines. The word lines are located on the substrate. Each of the word lines extends in a first direction, and includes a first end and a second end opposite to the first end along the first direction. The lead lines are located on the substrate and are connected to the word lines in one-to-one correspondence. There are at least two adjacent word lines, in which the lead line connected to one of the at least two adjacent word lines is located at the first end, and the lead line connected to the other one of the at least two adjacent word lines is located at the second end.
    Type: Application
    Filed: August 8, 2022
    Publication date: October 26, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC
    Inventors: Guangsu SHAO, Deyuan XIAO
  • Publication number: 20230345706
    Abstract: A method for manufacturing a semiconductor structure includes: providing a substrate; and forming a plurality of columns of stacked structures arranged at intervals in a first direction on the substrate, each stacked structures including a plurality of first sacrificial layers and a plurality of active layers that are stacked alternately. Part of each of the first sacrificial layers is removed to form a first trench and a second trench, and part of each of the active layers is exposed from the first trench and the second trench. Next, the exposed active layers are doped by ion doping to form first doped areas and second doped areas.
    Type: Application
    Filed: January 20, 2023
    Publication date: October 26, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: YOUMING LIU, Deyuan XIAO, YI JIANG, Guangsu SHAO
  • Publication number: 20230335430
    Abstract: The present disclosure relates to a semiconductor structure and a manufacturing method thereof. The method of manufacturing a semiconductor structure includes: providing a base; forming a plurality of first trenches arranged in parallel at intervals and extending along a first direction, and an initial active region between two adjacent ones of the first trenches, wherein the initial active region includes a first initial source-drain region close to a bottom of the first trench, a second initial source-drain region away from the bottom of the first trench, and an initial channel region located between the first initial source-drain region and the second initial source-drain region; forming a protective dielectric layer, wherein the protective dielectric layer covers a sidewall of the second initial source-drain region and a sidewall of the initial channel region; thinning the first initial source-drain region.
    Type: Application
    Filed: June 27, 2022
    Publication date: October 19, 2023
    Inventors: Guangsu Shao, Deyuan Xiao, Yunsong Qiu, Youming Liu, Yi Jiang, Xingsong Su, Yuhan Zhu
  • Publication number: 20230328965
    Abstract: Embodiments provide a semiconductor structure and a method for fabricating a semiconductor structure, relating to the field of semiconductor technology. The semiconductor structure includes a substrate, a capacitor structure, a transistor structure, a bit line and a word line; and the substrate includes a semiconductor layer and a spacer. The capacitor structure is arranged on the substrate, and the spacer is positioned between the capacitor structure and at least a part of the semiconductor layer. The transistor structure and the word line are arranged on a side of the capacitor structure distant from the substrate, one of a source and a drain of the transistor structure is electrically connected to the capacitor structure, a gate of the transistor structure is electrically connected to the word line, and other one of the source and the drain of the transistor structure is electrically connected to the bit line.
    Type: Application
    Filed: August 23, 2022
    Publication date: October 12, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Weiping BAI, Yunsong QIU
  • Publication number: 20230320079
    Abstract: The present disclosure provides a semiconductor structure and a manufacturing method thereof, relates to the technical field of semiconductors. The manufacturing method includes: forming a plurality of first trenches arranged at intervals and extending along a first direction in a base; forming a first insulating layer on a sidewall of the first trench, where a thickness of the first insulating layer is smaller than a target value, and the first insulating layer defines a second trench; performing a silicification reaction on a substrate exposed in the second trench; forming a second insulating layer on a sidewall of the second trench, where the second insulating layer defines a third trench, and a sum of thicknesses of the first insulating layer and the second insulating layer is equal to the target value; and forming an isolation layer in the third trench.
    Type: Application
    Filed: June 21, 2022
    Publication date: October 5, 2023
    Inventors: Guangsu Shao, Deyuan Xiao, Yunsong Qiu
  • Publication number: 20230320060
    Abstract: Embodiment relates to the field of semiconductor technology, and more particularly, to a memory, a semiconductor structure and a formation method thereof. The formation method of the present disclosure includes: providing a substrate; forming a plurality of groups of support pillars spaced apart along a first direction in the substrate, each of the plurality of groups of support pillars being spaced apart along a second direction, the first direction intersecting with the second direction; forming a support layer filling up top gaps between adjacent two of the support pillars; forming an epitaxial pillar on a top of each of the support pillars respectively by means of an epitaxial growth process; and forming a capacitor structure on a surface of a structure jointly constituted by each of the epitaxial pillars and each of the support pillars.
    Type: Application
    Filed: June 19, 2022
    Publication date: October 5, 2023
    Inventors: Guangsu SHAO, Xingsong SU, Deyuan XIAO
  • Publication number: 20230301070
    Abstract: Provided are a semiconductor structure and a method for manufacturing the same, a memory device and a method for manufacturing the same. The semiconductor structure includes at least one transistor. Each of the at least one transistor includes a channel including a first semiconductor layer and a second semiconductor layer disposed around the first semiconductor layer. The second semiconductor layer introduces strain into the channel.
    Type: Application
    Filed: July 25, 2022
    Publication date: September 21, 2023
    Applicants: CHANGXIN MEMORY TECHNOLOGIES, INC., BEIJING SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY
    Inventors: Deyuan Xiao, Yong Yu, Guangsu Shao
  • Publication number: 20230301064
    Abstract: The present disclosure relates to the technical field of semiconductor manufacturing, and in particular to a semiconductor device and a forming method thereof. The forming method of a semiconductor device includes: providing a substrate; etching the substrate to form first recesses and second recesses located below the first recesses and communicating with the first recesses; forming a bit line in the second recesses; forming, at bottoms of the first recesses, an isolation layer covering the bit line; enlarging an inner diameter of the first recess above the isolation layer; and forming a gate layer on a sidewall of the first recess whose inner diameter is enlarged.
    Type: Application
    Filed: June 8, 2022
    Publication date: September 21, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Youming LIU
  • Publication number: 20230292486
    Abstract: A semiconductor structure includes at least one transistor. The transistor includes a channel, a gate, a source, and a drain. The channel includes a first material layer and a second material layer arranged around the first material layer. Resistivity of the first material layer is greater than a first preset value, and resistivity of the second material layer is less than a second preset value, the first preset value being greater than the second preset value. The gate covers at least one side of the channel. The source and the drain are at two ends of an extension direction of the channel.
    Type: Application
    Filed: June 13, 2022
    Publication date: September 14, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Guangsu SHAO, Yunsong QIU, Deyuan XIAO, Xingsong SU
  • Publication number: 20230292488
    Abstract: Embodiments relate to a semiconductor structure, and an array structure and a method for fabricating same. The semiconductor structure includes: a substrate having a bit line structure therein; an active area, where an end of the active area is positioned on the bit line structure, and along a direction perpendicular to the substrate, the active area includes a first channel layer and a second channel layer wrapping at least a bottom surface and part of a sidewall of the first channel layer, and a bottom of the second channel layer is electrically connected to the bit line structure; a word line structure, where the word line structure is positioned on two opposite sides of the active area in the direction perpendicular to the substrate; and a source and a drain respectively positioned at two ends along an extension direction of the active area.
    Type: Application
    Filed: August 23, 2022
    Publication date: September 14, 2023
    Inventors: Guangsu SHAO, Yunsong QIU, Deyuan XIAO
  • Publication number: 20230292485
    Abstract: The present disclosure relates to a memory and a memory forming method. The memory forming method includes: providing an initial substrate; etching the initial substrate to form a plurality of capacitor holes and a plurality of recesses that are connected to the capacitor holes in a one-to-one corresponding manner and located below the capacitor holes; forming an isolation layer that connects adjacent ones of the recesses and fills up the recesses, and using the initial substrate remaining below the isolation layer as a substrate; and forming a capacitor in the capacitor hole.
    Type: Application
    Filed: June 8, 2022
    Publication date: September 14, 2023
    Inventors: Deyuan XIAO, Guangsu Shao
  • Publication number: 20230262964
    Abstract: Provided are a memory cell structure, a memory array structure, a semiconductor structure and a manufacturing method thereof. The memory cell structure includes: a substrate, an active region, a word line structure, an insulating dielectric layer, and a capacitor structure. The substrate has a bit line structure therein, and the active region is positioned on the bit line structure. In a direction perpendicular to the substrate, the active region includes a first connection terminal, a second connection terminal away from the first connection terminal, and a channel region positioned between the first connection terminal and the second connection terminal. In the direction perpendicular to the substrate, the word line structure covers a sidewall of the channel region. The insulating dielectric layer covers an outer side of the word line structure, an outer side of the first connection terminal, and an outer side of the second connection terminal.
    Type: Application
    Filed: May 26, 2022
    Publication date: August 17, 2023
    Inventor: Guangsu SHAO
  • Publication number: 20230209811
    Abstract: A method for manufacturing a semiconductor structure includes: forming first shallow trench isolation structures in a substrate, which isolate a plurality of active areas extending in first direction in the substrate, in which a first shallow trench isolation structure includes a sacrificial layer and a first dielectric layer stacked from bottom up in sequence; forming a plurality of word line isolation grooves in the substrate, in which a word line isolation groove is located above the sacrificial layer and extends in second direction; forming a second dielectric layer on sidewalls of the word line isolation groove, in which a pore penetrating to the substrate is provided inside the second dielectric layer; metallizing a lower part of an active area based on the pore to form a bit line extending in first direction; and removing the sacrificial layer based on the pore to form an air gap between adjacent bit lines.
    Type: Application
    Filed: March 1, 2023
    Publication date: June 29, 2023
    Applicants: CHANGXIN MEMORY TECHNOLOGIES, INC., BEIJING SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY
    Inventors: Guangsu SHAO, Deyuan XIAO, Weiping BAI, Yunsong QIU
  • Publication number: 20230200045
    Abstract: A semiconductor device includes a substrate. A method includes the following operations. Multiple first trenches extending in a first direction are formed in the substrate. Multiple second trenches extending in a second direction are formed in the substrate in which the first trenches are formed. The first direction is perpendicular to the second direction. A first depth of a first trench is equal to a second depth of a second trench. A first insulating layer, a conducting layer and a second insulating layer are formed in sequence in the first and second trenches. The conducting layer in the first trench is separated on a cross section in the second direction to form two bit lines connected to sidewalls at either side of the first trench and extending in the first direction. Word lines extending in the second direction are formed on the conducting layer in the first and second trenches.
    Type: Application
    Filed: September 22, 2022
    Publication date: June 22, 2023
    Applicants: CHANGXIN MEMORY TECHNOLOGIES, INC., BEIJING SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Minmin WU
  • Publication number: 20230189508
    Abstract: Embodiments relate to a method for fabricating a semiconductor structure. The method includes: providing a substrate, where pillars arranged in an array are formed on a surface of the substrate, and bit lines extending along a first direction are formed at bottoms of the pillars; forming, between adjacent two of the pillars, a first groove extending along a second direction; forming an isolation layer on the substrate, where the isolation layer is filled in the first groove and is filled between adjacent two of the bit lines; etching the isolation layer to expose a surface of the pillar, where a first sub isolation layer positioned in the first groove is lower than a second sub isolation layer; forming a word line surrounding a side wall of the pillar, where a surface of the word line is not higher than a surface of the second sub isolation layer; and forming a dielectric layer on the word line.
    Type: Application
    Filed: September 23, 2022
    Publication date: June 15, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Yi JIANG
  • Publication number: 20230171942
    Abstract: The present disclosure provides a manufacturing method of a semiconductor structure and a semiconductor structure. The manufacturing method of a semiconductor structure includes: providing a substrate; forming a plurality of active pillars on the substrate, where each of the active pillars includes a first segment, a second segment, and a third segment; forming a first gate oxide layer on a sidewall of the second segment, a top surface of the first segment, and a bottom surface of the third segment; and forming a second gate oxide layer on the first gate oxide layer, where a length of the second gate oxide layer is less than that of the first gate oxide layer, and a thickness of the second gate oxide layer is greater than that of the first gate oxide layer.
    Type: Application
    Filed: August 9, 2022
    Publication date: June 1, 2023
    Inventors: Deyuan XIAO, Yong YU, Guangsu SHAO
  • Publication number: 20230170416
    Abstract: The present disclosure provides a manufacturing method of a semiconductor structure and a semiconductor structure. The manufacturing method of a semiconductor structure includes: providing a substrate; forming an silicon pillar on the substrate; preprocessing the silicon pillar, to form an active pillar including a first segment, a second segment, and a third segment, where the second segment includes a first sub-segment and a second sub-segment, and a cross-sectional area of the second sub-segment is smaller than that of the first sub-segment; forming a gate oxide layer; and forming a word line structure surrounding the second segment, where the word line structure includes a first word line structure and a second word line structure that are made of different materials.
    Type: Application
    Filed: August 4, 2022
    Publication date: June 1, 2023
    Inventors: Deyuan XIAO, Yong YU, Guangsu SHAO