Patents by Inventor Han-gu Sohn

Han-gu Sohn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060146630
    Abstract: A semiconductor device is provided. The semiconductor device includes a storage part storing an address for weak cells in a nonvolatile state; and a dynamic semiconductor memory device including: a memory cell array having normal cells and the weak cells to be refreshed; and a refresh control part performing a refresh operation for the weak cells, wherein a refresh period for the weak cells is shorter than a refresh period for the normal cells when the address applied in a refresh operation mode coincides with the address stored in the storage part.
    Type: Application
    Filed: December 23, 2005
    Publication date: July 6, 2006
    Inventors: Han-Gu Sohn, Sei-Jin Kim
  • Patent number: 7057446
    Abstract: Provided are a reference voltage generating circuit and an internal voltage generating circuit for controlling an internal voltage level, where the reference voltage generating circuit includes a distributing unit, a clamping control unit, and a control unit; the distributing unit has a voltage level lower than that of an external power supply voltage in response to the external power supply voltage, and outputs via an output terminal a reference voltage which varies according to an operating mode; the clamping control unit is connected between the output terminal and a ground voltage, and clamps the voltage level of the reference voltage at a constant level in response to a control voltage having a voltage level which is lower than that of the reference voltage; the control unit increases or decreases the voltage level of the reference voltage in response to first and second operating mode signals; the control unit includes a first control transistor and a second control transistor; and the reference voltage
    Type: Grant
    Filed: December 2, 2003
    Date of Patent: June 6, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-hyun Choi, Jae-hoon Kim, Jun-hyung Kim, Chi-wook Kim, Han-gu Sohn
  • Publication number: 20050248983
    Abstract: A semiconductor device includes a memory cell array, including at least one of a plurality of memory cells storing program data received from a flash memory, a row address buffer, which receives a row address signal in response to a first strobe signal, and a column address buffer, which receives a column address signal in response to a second strobe signal. The device further includes a write protection circuit, enabled/disabled in response to a first control signal, the write protection circuit outputting a masking control signal in response to the row address signal, the second strobe signal, and second control signals when enabled, and a column decoder, which decodes the column address signal in response to the masking control signal and enables at least one of a plurality of column selection lines of the memory cell array, corresponding to the decoded column address signal, or disables the column selection lines.
    Type: Application
    Filed: April 12, 2005
    Publication date: November 10, 2005
    Applicant: Samsung Electronics Co., LTD.
    Inventors: Han-Gu Sohn, Sei-Jin Kim
  • Publication number: 20050169061
    Abstract: A multi-port volatile memory device includes a first port configured for data transfer to/from an external host system and the device. A volatile main memory core is configured to store data received thereat and read requested stored data thereform. A volatile sub memory core is configured to store data received thereat and read requested stored data therefrom. A main interface circuit is coupled to the first port and configured to provide data to/from the volatile main memory core and the first port in a master mode and configured to provide data to/from the volatile sub memory core and the first port in a slave mode. A second port is configured for data transfer to/from an external non-volatile memory device and the device. A sub interface circuit is coupled to the second port and configured to provide data to/from the volatile sub memory core and the second port in the slave mode.
    Type: Application
    Filed: January 28, 2005
    Publication date: August 4, 2005
    Inventors: Han-gu Sohn, Sei-jin Kim
  • Publication number: 20050168469
    Abstract: A display data control circuit can include a sequentially accessed memory circuit that is configured to sequentially store/retrieve image data for display received via data pins of the sequentially accessed memory circuit and a timing controller circuit that is configured to provide addressing information to the sequentially accessed memory circuit via the data pins thereof.
    Type: Application
    Filed: October 12, 2004
    Publication date: August 4, 2005
    Inventors: Han-gu Sohn, Woo-seop Jeong, Sei-jin Kim
  • Publication number: 20050071582
    Abstract: Circuits and methods for controlling data I/O operations in semiconductor memory devices to provide variable data I/O widths for read, write and active memory operations. Circuits and methods for selectively controlling a data width of a data I/O buffer “on the fly” to enable variable data I/O widths during memory access operations.
    Type: Application
    Filed: December 10, 2003
    Publication date: March 31, 2005
    Inventors: Han-Gu Sohn, Hai-Jeong Sohn, Sei-Jin Kim, Woo-seop Jeong
  • Publication number: 20040108890
    Abstract: Provided are a reference voltage generating circuit and an internal voltage generating circuit for controlling an internal voltage level, where the reference voltage generating circuit includes a distributing unit, a clamping control unit, and a control unit; the distributing unit has a voltage level lower than that of an external power supply voltage in response to the external power supply voltage, and outputs via an output terminal a reference voltage which varies according to an operating mode; the clamping control unit is connected between the output terminal and a ground voltage, and clamps the voltage level of the reference voltage at a constant level in response to a control voltage having a voltage level which is lower than that of the reference voltage; the control unit increases or decreases the voltage level of the reference voltage in response to first and second operating mode signals; the control unit includes a first control transistor and a second control transistor; and the reference voltage
    Type: Application
    Filed: December 2, 2003
    Publication date: June 10, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jong-Hyun Choi, Jae-Hoon Kim, Jun-Hyung Kim, Chi-Wook Kim, Han-Gu Sohn