Patents by Inventor Helia A. Naeimi

Helia A. Naeimi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110156406
    Abstract: Presented herein are approaches for using mother boards and/or other masses, already in a platform
    Type: Application
    Filed: January 25, 2010
    Publication date: June 30, 2011
    Inventors: Qing Ma, Helia Naeimi
  • Publication number: 20110154157
    Abstract: In one embodiment, the present invention includes a method for generating a hybrid error correction code for a data block. The hybrid code, which may be a residual arithmetic-Hamming code, includes a first residue code based on the data block and a first parity code based on the data block and a Hamming matrix. Then the generated code along with the data block can be communicated through at least a portion of a datapath of a processor. Other embodiments are described and claimed.
    Type: Application
    Filed: February 26, 2010
    Publication date: June 23, 2011
    Inventor: Helia Naeimi
  • Publication number: 20100277126
    Abstract: Embodiments of the invention relate to a mobile computing device with ambient energy harvesting capability. Embodiments of the invention, when manually operated by a user, convert the kinetic motion of a part of the user's hand, applied onto a controller of the device, to electrical energy. The energy can be used to power the device, or to charge the battery of the device. Embodiments of the invention include an electrical power storage device disposed in a housing, a display screen attached to the housing to display a plurality of user-interactive interfaces, and a manually operable input controller interactable with the interfaces and being coupled to an energy transformer in the housing to electrically charge the power storage device when operated.
    Type: Application
    Filed: May 4, 2009
    Publication date: November 4, 2010
    Inventors: Helia Naeimi, Qing Ma
  • Patent number: 7242601
    Abstract: A method for constructing and addressing a nanoscale memory with known addresses and for tolerating defects which may arise during manufacture or device operational lifetime. During construction, nanoscale wires with addresses are stochastically assembled. During a programming phase, nanoscale wires are stochastically selected using their stochastic addresses through microscale inputs and a desired address code is associated with the selected nanoscale wires. Memory addresses are associated to the codes and then selected using the known codes during read/write operations from/to the memory.
    Type: Grant
    Filed: May 25, 2004
    Date of Patent: July 10, 2007
    Assignee: California Institute of Technology
    Inventors: André Dehon, Helia Naeimi
  • Publication number: 20070127280
    Abstract: A method for constructing and addressing a nanoscale memory with known addresses and for tolerating defects which may arise during manufacture or device operational lifetime. During construction, nanoscale wires with addresses are stochastically assembled. During a programming phase, nanoscale wires are stochastically selected using their stochastic addresses through microscale inputs and a desired address code is associated with the selected nanoscale wires. Memory addresses are associated to the codes and then selected using the known codes during read/write operations from/to the memory.
    Type: Application
    Filed: May 25, 2004
    Publication date: June 7, 2007
    Inventors: Andre DeHon, Helia Naeimi