Patents by Inventor Henry Chung

Henry Chung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7411359
    Abstract: Dimming of an electrical lamp of the type driven by a ballast is provided by a reactive power device in series between the AC supply and the ballast. The reactive power device provides a variable auxiliary voltage out of phase by 90 or 270 degrees with the current such that a smaller magnitude voltage is applied to the lamp. The dimming device has a switch to enable/disable dimming. When the switch is enabled, the voltage applied to the lamp is controlled by a half-bridge inverter with a pair of totem pole power electronic switches, along with a pair of DC series capacitors and a low-pass filter.
    Type: Grant
    Filed: August 26, 2004
    Date of Patent: August 12, 2008
    Assignee: e.Energy Double Tree Limited
    Inventors: Shu-hung Henry Chung, Ngai Man Ho, Shu-Yuen Ron Hui
  • Publication number: 20070207602
    Abstract: A method for forming a self-aligned contact between two MOS transistors is described. The method supports the use of low-resistivity silicides for the formation of contacts in nanometer applications that employ polycide techniques. Silicon nitride and photoresist material act as dual masks in the formation of the self-aligned contact.
    Type: Application
    Filed: May 2, 2007
    Publication date: September 6, 2007
    Inventor: Henry Chung
  • Patent number: 7105099
    Abstract: A method of reducing pattern pitch is provided. A material layer, a hard mask layer and a patterned photoresist layer are sequentially formed over a substrate. Using the patterned photoresist layer as etching mask, the hard mask layer is etched. Due to the trenching effect, a residual hard mask layer remains in an exposed region exposed by the photoresist layer and micro-trenches are formed at the edges of the residual hard mask layer. Thereafter, using the residual hard mask layer as etching mask to pattern the material layer. Finally, the patterned photoresist layer and the hard mask layer are removed. In the invention, the trenching effect is utilized when etching the hard mask layer. A portion of the hard mask layer remains, and the micro-trenches are formed in the hard mask layer. After the micro-trenches are transferred to the material layer, the pattern pitch can be reduced.
    Type: Grant
    Filed: July 14, 2004
    Date of Patent: September 12, 2006
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Henry Chung, Ming-Chung Liang, An-Chi Wei, Shin-Yi Tsai, Kuo-Liang Wei
  • Publication number: 20060163667
    Abstract: A method for forming a self-aligned contact between two MOS transistors is described. The method supports the use of low-resistivity suicides for the formation of contacts in nanometer applications that employ polycide techniques. Silicon nitride and photoresist material act as dual masks in the formation of the self-aligned contact.
    Type: Application
    Filed: January 24, 2005
    Publication date: July 27, 2006
    Inventor: Henry Chung
  • Patent number: 6998316
    Abstract: A fabrication method for a read only memory provides a substrate having a memory cell region and a periphery circuit region. A memory cell region has a memory cell array and the periphery circuit region has transistors. A precise layer having a plurality of first openings is formed in the memory cell region. The first openings are above the channel region of each memory cell in the memory cell array and the critical dimension of the first openings is identical. A mask layer having second openings and third openings is formed on the substrate. The second openings locate over a pre-coding memory cell region, and the third openings locate over the transistor gates. An ion implantation is performed to code the memory cell in the pre-coding memory cell region and to adjust the threshold voltage of the transistor, using the precise layer and the mask layer as a mask.
    Type: Grant
    Filed: February 18, 2004
    Date of Patent: February 14, 2006
    Assignee: Macronix International Co, Ltd.
    Inventors: Tahorng Yang, Henry Chung, Cheng-Chen Calvin Hsueh, Ching-Yu Chang
  • Publication number: 20060011575
    Abstract: A method of reducing pattern pitch is provided. A material layer, a hard mask layer and a patterned photoresist layer are sequentially formed over a substrate. Using the patterned photoresist layer as etching mask, the hard mask layer is etched. Due to the trenching effect, a residual hard mask layer remains in an exposed region exposed by the photoresist layer and micro-trenches are formed at the edges of the residual hard mask layer. Thereafter, using the residual hard mask layer as etching mask to pattern the material layer. Finally, the patterned photoresist layer and the hard mask layer are removed. In the invention, the trenching effect is utilized when etching the hard mask layer. A portion of the hard mask layer remains, and the micro-trenches are formed in the hard mask layer. After the micro-trenches are transferred to the material layer, the pattern pitch can be reduced.
    Type: Application
    Filed: July 14, 2004
    Publication date: January 19, 2006
    Inventors: Henry Chung, Ming-Chung Liang, An-Chi Wei, Shin-Yi Tsai, Kuo-Liang Wei
  • Patent number: 6985278
    Abstract: Device and method for a damping function to reduce undesirable mechanical transient responses to control signals. In one aspect of the present invention, the damping function may be used to reduce overshoot and oscillation when a digital micromirror is driven from a landing plate to the flat or neutral position. In another aspect of the present invention, the damping function may be used to reduce transient resonance of a digital micromirror when the micromirror is driven to a landing plate.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: January 10, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Henry Chung-Hsin Chu, Armando Gonzalez, Thomas D. Oudal
  • Publication number: 20050274390
    Abstract: The present invention provides fuel elements comprising a carbonaceous material and a catalyst composition comprising ultrafine particles of a metal oxide and/or metal. The present invention additionally provides smoking articles demonstrating reduced amounts of carbon monoxide in the smoke-like aerosol produced by the smoking article. In a further aspect, the present invention provides methods and apparatus for the simultaneous resolution and quantification of a carbon monoxide content and a carbon dioxide content of a gaseous mixture.
    Type: Application
    Filed: June 15, 2004
    Publication date: December 15, 2005
    Inventors: Chandra Banerjee, Stephen Sears, Sheila Cash, Henry Chung
  • Patent number: 6955961
    Abstract: A method for defining a minimum pitch in an integrated circuit beyond photolithographic resolution controls the defined pitches of the target layer by use of polymer spacer, photo-insensitive polymer plug and polymer mask during the process, so as to achieve the minimum pitch of the target layer beyond photolithographic resolution. Applied to memory manufacture, this method is capable of simultaneously overcoming the process difficulty of significant difference between polysilicon pitches in memory array region and periphery region.
    Type: Grant
    Filed: May 27, 2004
    Date of Patent: October 18, 2005
    Assignee: Macronix International Co., Ltd.
    Inventor: Henry Chung
  • Patent number: 6946400
    Abstract: A patterning method for fabricating integrated circuits. The method includes forming a material layer over a substrate and then forming a photoresist layer over the material layer. The photoresist layer has a thickness small enough to relax the limitations when the photoresist layer is patterned in a photolithographic process. A shroud liner is formed over the photoresist layer such that height of the shroud liner is significantly greater than width of the shroud liner. Thereafter, the shroud liner undergoes a processing treatment to remove the sections attached to the sidewalls of the photoresist layer. Using the remaining shroud liner as an etching mask, an etching operation is carried out to pattern the material layer.
    Type: Grant
    Filed: March 19, 2003
    Date of Patent: September 20, 2005
    Assignee: Macronix International Co., Ltd.
    Inventor: Henry Chung
  • Patent number: 6867116
    Abstract: A method of manufacturing a semiconductor device using a scanner, wherein the scanner is capable of realizing a minimum pitch, wherein the minimum pitch is the smallest possible pitch for the scanner, the method including providing a semiconductor substrate, forming a first layer over the semiconductor substrate, forming a second layer over the first layer, patterning the second layer to form a plurality of second layer patterns, patterning the first layer to form a plurality of first layer patterns, performing a tone reversal to form a reversed tone for the second layer patterns, and etching the first layer patterns using the reversed tone as a mask, wherein the etched first layer patterns have a final pitch size, and wherein the final pitch is smaller than the minimum pitch.
    Type: Grant
    Filed: November 10, 2003
    Date of Patent: March 15, 2005
    Assignee: Macronix International Co., Ltd.
    Inventor: Henry Chung
  • Publication number: 20040228153
    Abstract: This invention relates to new soft-switching techniques for minimizing switching losses and stress in power electronic circuits using inverter legs. By choosing the switching frequency with specific relationships with the resonant frequency of the power electronic circuits, the proposed switching technique enables the power electronic circuits to achieve soft switching under full load and short-circuit conditions at the defined frequencies for both capacitive and inductive loads. This technique can be applied to an electronic circuit with two switches connected in totem pole configuration between two dc voltage rails or commonly known as a power inverter leg or inverter arm. Examples of these circuits are class-D power converter, half-bridge power converters and full-bridge power converters or inverters. The proposed techniques allow inverter circuits with resistive, capacitive and inductive loads to achieve soft switching.
    Type: Application
    Filed: May 14, 2003
    Publication date: November 18, 2004
    Inventors: Xiao Hong Cao, Shu-Yuen Ron Hui, Shu-Hung Henry Chung
  • Patent number: 6812131
    Abstract: Dual damascene methods of fabricating conducting lines and vias in organic intermetal dielectric layers utilize sacrificial inorganic dielectrics. In one embodiment, a via opening formed in organic intermetal dielectric layers is filled with sacrificial inorganic dielectric. A line opening is formed aligned with the via opening. The sacrificial inorganic dielectric is selectively removed. The via and line openings are filled with conducting material. In a second embodiment, a line opening formed in organic intermetal dielectric layers is filled with sacrificial inorganic dielectric. A via opening is formed aligned with the line opening. The sacrificial inorganic dielectric is selectively removed. The via and line openings are filled with conducting material. The sacrificial inorganic dielectrics protect the organic intermetal dielectric layers, preserving critical dimensions and facilitating photoresist rework.
    Type: Grant
    Filed: April 11, 2000
    Date of Patent: November 2, 2004
    Assignee: Honeywell International Inc.
    Inventors: Joseph Travis Kennedy, Henry Chung, Anna George
  • Publication number: 20040207091
    Abstract: The invention provides processes for the formation of structures in microelectronic devices such as integrated circuit devices. More particularly, the invention relates to the formation of vias, interconnect metallization and wiring lines using multiple low dielectric-constant inter-metal dielectrics. The processes use two or more dissimilar low-k dielectrics for the inter-metal dielectrics of Cu-based dual damascene backends of integrated circuits. The use of both organic and inorganic low-k dielectrics offers advantages due to the significantly different plasma etch characteristics of the two kinds of dielectrics. One dielectric serves as the etchstop in etching the other dielectric so that no additional etchstop layer is required. Exceptional performance is achieved due to the lower parasitic capacitance resulting from the use of low-k dielectrics.
    Type: Application
    Filed: May 12, 2004
    Publication date: October 21, 2004
    Inventors: Shi-Qing Wang, Henry Chung, James Lin
  • Patent number: 6790743
    Abstract: A method to relax the alignment accuracy requirement in an integrate circuit manufacturing is described. The method comprises forming a mask layer over a substrate, and the mask layer comprises a plurality of first openings. Thereafter, a buffer layer fills the first opening, followed by forming a photoresist layer over the substrate. The photoresist layer is then patterned to form a second opening that corresponds to the first opening, and the second opening exposes a portion of the buffer layer. Isotropic etching is then performed to remove the buffer layer exposed by the second opening to expose a sidewall of the first opening that corresponds to the second opening. The photoresist layer is further removed to expose the mask layer that comprises the embedded buffer layer and the opening pattern, which is used as a hard mask layer in a subsequent process.
    Type: Grant
    Filed: August 7, 2003
    Date of Patent: September 14, 2004
    Assignee: Macronix International Co., Ltd.
    Inventor: Henry Chung
  • Publication number: 20040161900
    Abstract: A fabrication method for a read only memory provides a substrate having a memory cell region and a periphery circuit region. A memory cell region has a memory cell array and the periphery circuit region has transistors. A precise layer having a plurality of first openings is formed in the memory cell region. The first openings are above the channel region of each memory cell in the memory cell array and the critical dimension of the first openings is identical. A mask layer having second openings and third openings is formed on the substrate. The second openings locate over a pre-coding memory cell region, and the third openings locate over the transistor gates. An ion implantation is performed to code the memory cell in the pre-coding memory cell region and to adjust the threshold voltage of the transistor, using the precise layer and the mask layer as a mask.
    Type: Application
    Filed: February 18, 2004
    Publication date: August 19, 2004
    Inventors: Tahorng Yang, Henry Chung, Cheng-Chen Calvin Hsueh, Ching-Yu Chang
  • Patent number: 6774051
    Abstract: A method is disclosed for forming a semiconductor structure with conductive features having reduced dimensional spacing or pitch. First polymer layers are formed over photoresist features to facilitate patterning of both an underlying first dielectric and conductive layer into first dielectric features and conductive features. Second dielectric features are then formed in spaces between the first dielectric and between the conductive features, followed by the first dielectric features being removed. Second polymer layers are then formed over the second dielectric features, such that portions of the second polymer layers cover corresponding portions of the conductive features that are adjacent to the second dielectric features. Subsequently, the second polymer layers are used to pattern the conductive features, to thereby remove portions of the conductive features that are not covered by the polymer layers and define second conductive features.
    Type: Grant
    Filed: June 12, 2002
    Date of Patent: August 10, 2004
    Assignee: Macronix International Co., Ltd.
    Inventors: Chia-Chi Chung, Henry Chung, Ming-Chung Liang, Jerry Lai
  • Patent number: 6770975
    Abstract: The invention provides processes for the formation of structures in microelectronic devices such as integrated circuit devices. More particularly, the invention relates to the formation of vias, interconnect metallization and wiring lines using multiple low dielectric-constant inter-metal dielectrics. The processes use two or more dissimilar low-k dielectrics for the inter-metal dielectrics of Cu-based dual damascene backends of integrated circuits. The use of both organic and inorganic low-k dielectrics offers advantages due to the significantly different plasma etch characteristics of the two kinds of dielectrics. One dielectric serves as the etchstop in etching the other dielectric so that no additional etchstop layer is required. Exceptional performance is achieved due to the lower parasitic capacitance resulting from the use of low-k dielectrics.
    Type: Grant
    Filed: June 9, 1999
    Date of Patent: August 3, 2004
    Assignee: AlliedSignal Inc.
    Inventors: Shi-Qing Wang, Henry Chung, James Lin
  • Publication number: 20040121597
    Abstract: A patterning method for fabricating integrated circuits. The method includes forming a material layer over a substrate and then forming a photoresist layer over the material layer. The photoresist layer has a thickness small enough to relax the limitations when the photoresist layer is patterned in a photolithographic process. A shroud liner is formed over the photoresist layer such that height of the shroud liner is significantly greater than width of the shroud liner. Thereafter, the shroud liner undergoes a processing treatment to remove the sections attached to the sidewalls of the photoresist layer. Using the remaining shroud liner as an etching mask, an etching operation is carried out to pattern the material layer.
    Type: Application
    Filed: March 19, 2003
    Publication date: June 24, 2004
    Inventor: Henry Chung
  • Patent number: 6734064
    Abstract: A fabrication method for a read only memory provides a substrate having a memory cell region and a periphery circuit region. A memory cell region has a memory cell array and the periphery circuit region has transistors. A precise layer having a plurality of first openings is formed in the memory cell region. The first openings are above the channel region of each memory cell in the memory cell array and the critical dimension of the first openings is identical. A mask layer having second openings and third openings is formed on the substrate. The second openings locate over a pre-coding memory cell region, and the third openings locate over the transistor gates. An ion implantation is performed to code the memory cell in the pre-coding memory cell region and to adjust the threshold voltage of the transistor, using the precise layer and the mask layer as a mask.
    Type: Grant
    Filed: February 24, 2003
    Date of Patent: May 11, 2004
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Tahorng Yang, Henry Chung, Cheng-Chen Calvin Hsueh, Ching-Yu Chang