Patents by Inventor Hideto Hidaka

Hideto Hidaka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100214834
    Abstract: In the data read operation, a memory cell and a dummy memory cell are respectively coupled to two bit lines of a selected bit line pair, a data read current is supplied. In the selected memory cell column, a read gate drives the respective voltages on a read data bus pair, according to the respective voltages on the bit lines. A data read circuit amplifies the voltage difference between the read data buses so as to output read data. The use of the read gate enables the read data buses to be disconnected from a data read current path. As a result, respective voltage changes on the bit lines are rapidly produced, and therefore, the data read speed can be increased.
    Type: Application
    Filed: May 3, 2010
    Publication date: August 26, 2010
    Applicant: Renesas Technology Corp.
    Inventor: Hideto HIDAKA
  • Publication number: 20100195382
    Abstract: A tunnel magnetic resistive element forming a magnetic memory cell includes a fixed magnetic layer having a fixed magnetic field of a fixed direction, a free magnetic layer magnetized by an applied magnetic field, and a tunnel barrier that is an insulator film provided between the fixed and free magnetic layers in a tunnel junction region. In the free magnetic layer, a region corresponding to an easy axis region having characteristics desirable as a memory cell is used as the tunnel junction region. A hard axis region having characteristics undesirable as a memory cell is not used as a portion of the tunnel magnetic resistive element.
    Type: Application
    Filed: April 6, 2010
    Publication date: August 5, 2010
    Applicant: RENESAS TECHNOLOGY CORP
    Inventor: Hideto Hidaka
  • Patent number: 7741869
    Abstract: A logic gate is constructed of an insulated gate field effect transistor (MIS transistor) having a thin gate insulation film. An operation power supply line to the logic gate is provided with an MIS transistor having a thick gate insulation film for switching the supply and stop of an operation power source voltage. A voltage of the gate of the power source switching transistor is made changing in an amplitude greater than an amplitude of an input and an output signal to the logic gate. Current consumption in a semiconductor device configured of MIS transistor of a thin gate insulation film can be reduced and an power source voltage thereof can be stabilized.
    Type: Grant
    Filed: January 24, 2008
    Date of Patent: June 22, 2010
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7733692
    Abstract: A tunnel magnetic resistive element forming a magnetic memory cell includes a fixed magnetic layer having a fixed magnetic field of a fixed direction, a free magnetic layer magnetized by an applied magnetic field, and a tunnel barrier that is an insulator film provided between the fixed and free magnetic layers in a tunnel junction region. In the free magnetic layer, a region corresponding to an easy axis region having characteristics desirable as a memory cell is used as the tunnel junction region. A hard axis region having characteristics undesirable as a memory cell is not used as a portion of the tunnel magnetic resistive element.
    Type: Grant
    Filed: June 30, 2009
    Date of Patent: June 8, 2010
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7719885
    Abstract: Read word lines and write word lines are provided corresponding to the respective MTJ (Magnetic Tunnel Junction) memory cell rows, and bit lines and reference voltage lines are provided corresponding to the respective MTJ memory cell columns. Adjacent MTJ memory cells share at least one of these signal lines. As a result, the pitches of signal lines provided in the entire memory array can be widened. Thus, the MTJ memory cells can be efficiently arranged, achieving improved integration of the memory array.
    Type: Grant
    Filed: February 13, 2009
    Date of Patent: May 18, 2010
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20100107656
    Abstract: A dehumidifier/humidifier for vehicle comprising a casing as air flow channel and, accommodated therein in sequence, first air blower (2a), first flow channel switching unit (4a), adsorbent module (3), second flow channel switching unit (4b) and second air blower (2b). The adsorbent module (3) is built by directly disposing first adsorbent element (31) and second adsorbent element (32) on plate surfaces of Peltier element (30), respectively. By reversing the electric current flowing through the Peltier element (30) and switching the flow channel by means of the first flow channel switching unit (4a) and the second flow channel switching unit (4b), dehumidified (or humidified) air is continuously blown out from first blowout hole (11) and humidified (or dehumidified) air is continuously blown out from second blowout hole (12).
    Type: Application
    Filed: March 28, 2008
    Publication date: May 6, 2010
    Applicant: Toyota Jidosha Kabushiki Kaisha
    Inventors: Takanobu Nakaguro, Toshihiro Tsuemoto, Hiroyuki Kakiuchi, Hideto Hidaka
  • Publication number: 20100107673
    Abstract: In a dehumidification/humidification device, a blower (2) and an adsorbent module (3) are contained in a casing. In other embodiment, the blower (2), the adsorbent module (3), and a flow passage-changing device (4) are contained in the casing. The adsorbent module (3) comprises an adsorbing element (30) formed by carrying an adsorbent on a permeable element and a heater (31) directly disposed on the adsorbing element. The state of the electrification of the heater (31) is changed and an air-blowing direction or a flow passage is changed, whereby a dehumidified air is discharged from a first suction/discharge port (or discharge port), and a humidified air is discharged from a second suction/discharge port (or discharge port).
    Type: Application
    Filed: March 28, 2008
    Publication date: May 6, 2010
    Applicant: TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Takanobu Nakaguro, Toshihiro Tsuemoto, Hiroyuki Kakiuchi, Hideto Hidaka
  • Publication number: 20100091557
    Abstract: Between the value of an electric current and the supply duration for which the electric current is supplied that cause magnetization reversal, there is the relation of monotonous decrease. This means that, as the supply duration is shortened, the threshold current value for causing the magnetization reversal is larger. Therefore, in terms of suppressing occurrence of read disturb, the read current supply duration may be shortened to increase the threshold value of the current causing the magnetization reversal and thereby ensure a sufficient read disturb margin. Therefore, the read current supply duration may be shortened relative to the write current supply duration ensure the read disturb margin and suppress occurrence of read disturb.
    Type: Application
    Filed: December 14, 2009
    Publication date: April 15, 2010
    Applicant: Renesas Technology Corp.
    Inventor: Hideto HIDAKA
  • Publication number: 20100022177
    Abstract: The present invention relates to a dehumidification and humidification apparatus for vehicles using an adsorbent which is capable of feeding a dehumidified air for preventing fogging of window glass and a humidified air for improvement in comfortableness, and is simplified in construction thereof and reduced in size thereof. The dehumidification and humidification apparatus for vehicles according to the present invention comprises a casing (1), and a blower (2), an adsorbent module (3) and an air passage switching device (4) which are accommodated in the casing.
    Type: Application
    Filed: October 17, 2007
    Publication date: January 28, 2010
    Inventors: Hideto Hidaka, Hiroyuki Kakiuchi, Toshihiro Tsuemoto, Takanobu Nakaguro
  • Patent number: 7652912
    Abstract: A nonvolatile semiconductor memory device includes a free layer having first and second magnetic layers magnetized oppositely to each other, and also having a first nonmagnetic layer formed between the first and second magnetic layers, a first fixed layer having a fixed magnetization direction, a second nonmagnetic layer formed between the second magnetic layer and the first fixed layer, a first drive circuit passing a write current through a first write current line in a data write operation, and thereby generating a data write magnetic field acting on magnetization of the free layer, and a second drive circuit passing a spin injection current between the first magnetic layer and the first fixed layer in a data write operation, and thereby exerting a force in the same direction as or in the direction opposite to the magnetization direction of the first fixed layer on the magnetization of the free layer.
    Type: Grant
    Filed: September 14, 2006
    Date of Patent: January 26, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Tomoya Kawagoe, Jun Otani, Hideto Hidaka
  • Patent number: 7646627
    Abstract: Between the value of an electric current and the supply duration for which the electric current is supplied that cause magnetization reversal, there is the relation of monotonous decrease. This means that, as the supply duration is shortened, the threshold current value for causing the magnetization reversal is larger. Therefore, in terms of suppressing occurrence of read disturb, the read current supply duration may be shortened to increase the threshold value of the current causing the magnetization reversal and thereby ensure a sufficient read disturb margin. Therefore, the read current supply duration may be shortened relative to the write current supply duration ensure the read disturb margin and suppress occurrence of read disturb.
    Type: Grant
    Filed: May 18, 2007
    Date of Patent: January 12, 2010
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20090316499
    Abstract: A thin film magnetic memory includes a size-variable Read Only Memory (ROM) region and a size-variable Random Access Memory (RAM) coupled to different ports for parallel access to the ports, respectively. A memory system allowing fast and efficient data transfer can be achieved.
    Type: Application
    Filed: August 24, 2009
    Publication date: December 24, 2009
    Applicant: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7633827
    Abstract: A thin film magnetic memory includes a size-variable Read Only Memory (ROM) region and a size-variable Random Access Memory (RAM) coupled to different ports for parallel access to the ports, respectively. A memory system allowing fast and efficient data transfer can be achieved.
    Type: Grant
    Filed: May 22, 2008
    Date of Patent: December 15, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7616476
    Abstract: After a digit line is charged to a power supply voltage by turn-on of a first switching element, the first switching element is turned off and a second switching element is turned on, whereby the digit line is connected to a ground voltage. Similarly, in order to feed data write current, a bit line is charged to a data voltage in accordance with write data through a third switching element. Then, the bit line is connected to a voltage different from the data voltage by a fourth switching element while the third switching element is turned off. Therefore, a load current from a power supply to an MRAM device is supplied during charging of a digit line capacitance and a bit line capacitance, without being consumed when the data write current flows. Consequently, a peak of the load current supplied from the power supply is suppressed.
    Type: Grant
    Filed: August 2, 2007
    Date of Patent: November 10, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20090262575
    Abstract: A tunnel magnetic resistive element forming a magnetic memory cell includes a fixed magnetic layer having a fixed magnetic field of a fixed direction, a free magnetic layer magnetized by an applied magnetic field, and a tunnel barrier that is an insulator film provided between the fixed and free magnetic layers in a tunnel junction region. In the free magnetic layer, a region corresponding to an easy axis region having characteristics desirable as a memory cell is used as the tunnel junction region. A hard axis region having characteristics undesirable as a memory cell is not used as a portion of the tunnel magnetic resistive element.
    Type: Application
    Filed: June 30, 2009
    Publication date: October 22, 2009
    Applicant: RENESAS TECHNOLOGY CORP
    Inventor: Hideto Hidaka
  • Publication number: 20090244959
    Abstract: An end of a selected bit line in a selected column is electrically coupled to an end of a corresponding current return line by one of first and second write column select gates, which are selectively turned on in response to results of column selection. A data write circuit sets the other end of the selected bit line and the other end of the current return line to one and the other of a power supply voltage and a ground voltage in accordance with a level of write data via one of first and second data buses and an inverted data bus, respectively.
    Type: Application
    Filed: June 9, 2009
    Publication date: October 1, 2009
    Applicant: Renesas Technology Corporation
    Inventor: Hideto HIDAKA
  • Patent number: 7567454
    Abstract: A tunnel magnetic resistive element forming a magnetic memory cell includes a fixed magnetic layer having a fixed magnetic field of a fixed direction, a free magnetic layer magnetized by an applied magnetic field, and a tunnel barrier that is an insulator film provided between the fixed and free magnetic layers in a tunnel junction region. In the free magnetic layer, a region corresponding to an easy axis region having characteristics desirable as a memory cell is used as the tunnel junction region. A hard axis region having characteristics undesirable as a memory cell is not used as a portion of the tunnel magnetic resistive element.
    Type: Grant
    Filed: April 11, 2008
    Date of Patent: July 28, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20090179692
    Abstract: Transistors having large gate tunnel barriers are used as transistors to be on in a standby state, MIS transistors having thin gate insulating films are used as transistors to be off in the standby state, and main and sub-power supply lines and main and sub-ground lines forming a hierarchical power supply structure are isolated from each other in the standby state so that a gate tunnel current is reduced in the standby state in which a low power consumption is required. In general, a gate tunnel current reducing mechanism is provided for any circuitry operating in a standby state and an active state, and is activated in the standby state to reduce the gate tunnel current in the circuitry in the standby state, to reduce power consumption in the standby state.
    Type: Application
    Filed: March 13, 2009
    Publication date: July 16, 2009
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Hideto HIDAKA
  • Patent number: 7558106
    Abstract: An end of a selected bit line in a selected column is electrically coupled to an end of a corresponding current return line by one of first and second write column select gates, which are selectively turned on in response to results of column selection. A data write circuit sets the other end of the selected bit line and the other end of the current return line to one and the other of a power supply voltage and a ground voltage in accordance with a level of write data via one of first and second data buses and an inverted data bus, respectively.
    Type: Grant
    Filed: October 10, 2007
    Date of Patent: July 7, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20090154225
    Abstract: Read word lines and write word lines are provided corresponding to the respective MTJ (Magnetic Tunnel Junction) memory cell rows, and bit lines and reference voltage lines are provided corresponding to the respective MTJ memory cell columns. Adjacent MTJ memory cells share at least one of these signal lines. As a result, the pitches of signal lines provided in the entire memory array can be widened. Thus, the MTJ memory cells can be efficiently arranged, achieving improved integration of the memory array.
    Type: Application
    Filed: February 13, 2009
    Publication date: June 18, 2009
    Applicant: RENESAS TECHNOLOGY CORP
    Inventor: Hideto HIDAKA