Patents by Inventor Hideto Hidaka

Hideto Hidaka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7521762
    Abstract: Transistors having large gate tunnel barriers are used as transistors to be on in a standby state, MIS transistors having thin gate insulating films are used as transistors to be off in the standby state, and main and sub-power supply lines and main and sub-ground lines forming a hierarchical power supply structure are isolated from each other in the standby state so that a gate tunnel current is reduced in the standby state in which a low power consumption is required. In general, a gate tunnel current reducing mechanism is provided for any circuitry operating in a standby state and an active state, and is activated in the standby state to reduce the gate tunnel current in the circuitry in the standby state, to reduce power consumption in the standby state.
    Type: Grant
    Filed: May 11, 2005
    Date of Patent: April 21, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7505305
    Abstract: Read word lines and write word lines are provided corresponding to the respective MTJ (Magnetic Tunnel Junction) memory cell rows, and bit lines and reference voltage lines are provided corresponding to the respective MTJ memory cell columns. Adjacent MTJ memory cells share at least one of these signal lines. As a result, the pitches of signal lines provided in the entire memory array can be widened. Thus, the MTJ memory cells can be efficiently arranged, achieving improved integration of the memory array.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: March 17, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7489001
    Abstract: An MTJ memory cell is independently provided with a write word line and a read word line used for data write and data read. By separately arranging read word lines every two regions formed by dividing a memory array in the column direction, it is possible to reduce signal propagation delays of the read word lines and accelerate the data read operation. Activation of each read word line is controlled by a write word line in accordance with a row selection result in a hierarchical manner. A word-line-current control circuit forms and cuts off the current path of a write word line correspondingly to data write and data read.
    Type: Grant
    Filed: February 20, 2007
    Date of Patent: February 10, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7486549
    Abstract: Normal memory cells are arranged in rows and columns, and dummy memory cells are arranged to form dummy memory cell rows by sharing memory cell columns with the normal memory cells. When there is at least one defect in the normal memory cells and/or the dummy memory cells, replacement/repair is carried out using a redundant column in a unit of memory cell column. The redundant column includes not only spare memory cells for repair of the normal memory cells but also spare dummy memory cells for repair of the dummy memory cells.
    Type: Grant
    Filed: July 10, 2007
    Date of Patent: February 3, 2009
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20080316798
    Abstract: A path routing from a write current source supplying a write current through an internal data line, a bit line and a source line to a reference potential except a memory cell is configured to have a constant resistance independent of a memory cell position selected in a memory array, and each of the resistance value of the current path between the memory cell and the write current source and the resistance value of the current path between the selected memory cell and the reference potential node is set to 500? or lower. A nonvolatile semiconductor memory device having improved reliability of data read/write is achieved.
    Type: Application
    Filed: August 21, 2008
    Publication date: December 25, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Hiroaki TANIZAKI, Hideto Hidaka
  • Patent number: 7436717
    Abstract: A semiconductor device comprises a memory cell block and a sense amplifier zone. A selection gate included in the sense amplifier zone is turned on for selectively coupling the memory cell block with the sense amplifier zone. Local drivers are dispersively arranged on a BLI wire transmitting a gate control signal, and a driver is arranged on an end of the BLI wire. The driver pulls down the potential of the BLI wire at a high speed.
    Type: Grant
    Filed: July 27, 2004
    Date of Patent: October 14, 2008
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7436699
    Abstract: Source lines for a spin injection magnetic memory cell are arranged parallel to word lines for executing writing/reading of data multiple bits at a time. In a write operation, a source line potential changes in a predetermined sequence such that the source line commonly connected to a plurality of selected memory cells is set to pass a current only in one direction in each stage of the operation sequence. For the data write sequence, a current is caused to flow through memory cells according to write data sequentially, or the memory cell has a resistance state set to an initial resistance state before writing, and then changed to a state according to the write data Fast writing can be achieved in the magnetic memory without increasing a memory cell layout area.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: October 14, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Hiroaki Tanizaki, Takaharu Tsuji, Yasumitsu Murai, Hideto Hidaka
  • Publication number: 20080239795
    Abstract: A data write current from a pinned layer to a free layer is larger than a data write current from the free layer to the pinned layer. A data read current is smaller in value than the data write current. In the case where a difference in data read current between a high-resistance state and a low-resistance state is relatively small, a sense amplifier is connected so that the data read current flows from the pinned layer to the free layer, namely from a source line to a bit line.
    Type: Application
    Filed: June 5, 2008
    Publication date: October 2, 2008
    Applicant: RENESAS TECHNOLOGY CORP
    Inventors: Tsukasa OOISHI, Hideto Hidaka
  • Publication number: 20080225622
    Abstract: A thin film magnetic memory includes a size-variable Read Only Memory (ROM) region and a size-variable Random Access Memory (RAM) coupled to different ports for parallel access to the ports, respectively. A memory system allowing fast and efficient data transfer can be achieved.
    Type: Application
    Filed: May 22, 2008
    Publication date: September 18, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Hideto Hidaka
  • Publication number: 20080225582
    Abstract: A tunnel magnetic resistive element forming a magnetic memory cell includes a fixed magnetic layer having a fixed magnetic field of a fixed direction, a free magnetic layer magnetized by an applied magnetic field, and a tunnel barrier that is an insulator film provided between the fixed and free magnetic layers in a tunnel junction region. In the free magnetic layer, a region corresponding to an easy axis region having characteristics desirable as a memory cell is used as the tunnel junction region. A hard axis region having characteristics undesirable as a memory cell is not used as a portion of the tunnel magnetic resistive element.
    Type: Application
    Filed: April 11, 2008
    Publication date: September 18, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Hideto Hidaka
  • Patent number: 7423898
    Abstract: A path routing from a write current source supplying a write current through an internal data line, a bit line and a source line to a reference potential except a memory cell is configured to have a constant resistance independent of a memory cell position selected in a memory array, and each of the resistance value of the current path between the memory cell and the write current source and the resistance value of the current path between the selected memory cell and the reference potential node is set to 500? or lower. A nonvolatile semiconductor memory device having improved reliability of data read/write is achieved.
    Type: Grant
    Filed: March 16, 2006
    Date of Patent: September 9, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Hiroaki Tanizaki, Hideto Hidaka
  • Patent number: 7394717
    Abstract: A thin film magnetic memory includes a size-variable Read Only Memory (ROM) region and a size-variable Random Access Memory (RAM) coupled to different ports for parallel access to the ports, respectively. A memory system allowing fast and efficient data transfer can be achieved.
    Type: Grant
    Filed: October 13, 2006
    Date of Patent: July 1, 2008
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7394685
    Abstract: A data write current from a pinned layer to a free layer is larger than a data write current from the free layer to the pinned layer. A data read current is smaller in value than the data write current. In the case where a difference in data read current between a high-resistance state and a low-resistance state is relatively small, a sense amplifier is connected so that the data read current flows from the pinned layer to the free layer, namely from a source line to a bit line.
    Type: Grant
    Filed: October 19, 2006
    Date of Patent: July 1, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Tsukasa Ooishi, Hideto Hidaka
  • Publication number: 20080122479
    Abstract: A logic gate is constructed of an insulated gate field effect transistor (MIS transistor) having a thin gate insulation film. An operation power supply line to the logic gate is provided with an MIS transistor having a thick gate insulation film for switching the supply and stop of an operation power source voltage. A voltage of the gate of the power source switching transistor is made changing in an amplitude greater than an amplitude of an input and an output signal to the logic gate. Current consumption in a semiconductor device configured of MIS transistor of a thin gate insulation film can be reduced and an power source voltage thereof can be stabilized.
    Type: Application
    Filed: January 24, 2008
    Publication date: May 29, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Hideto Hidaka
  • Patent number: 7379366
    Abstract: A tunnel magnetic resistive element forming a magnetic memory cell includes a fixed magnetic layer having a fixed magnetic field of a fixed direction, a free magnetic layer magnetized by an applied magnetic field, and a tunnel barrier that is an insulator film provided between the fixed and free magnetic layers in a tunnel junction region. In the free magnetic layer, a region corresponding to an easy axis region having characteristics desirable as a memory cell is used as the tunnel junction region. A hard axis region having characteristics undesirable as a memory cell is not used as a portion of the tunnel magnetic resistive element.
    Type: Grant
    Filed: August 17, 2006
    Date of Patent: May 27, 2008
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20080117670
    Abstract: In the data read operation, a memory cell and a dummy memory cell are respectively coupled to two bit lines of a selected bit line pair, to which a data read current is supplied. In the selected memory cell column, a read gate drives the respective voltages on a read data bus pair, according to the respective voltages on the bit lines. A data read circuit amplifies the voltage difference between the read data buses so as to output read data. The use of the read gate enables the read data buses to be disconnected from a data read current path. As a result, respective voltage changes on the bit lines are rapidly produced, and therefore, the data read speed can be increased.
    Type: Application
    Filed: January 9, 2008
    Publication date: May 22, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Hideto Hidaka
  • Patent number: 7376005
    Abstract: In a tunneling magneto-resistance element, first and second free magnetic layers have a magnetization direction according to storage data. The first and second magnetic layers are arranged with an intermediate layer interposed therebetween. The intermediate layer is formed from a non-magnetic conductor. In data write operation, a data write current having a direction according to a write data level is supplied to the intermediate layer. A magnetic field generated by the current flowing through the intermediate layer magnetizes the first and second free magnetic layers with a looped manner.
    Type: Grant
    Filed: July 25, 2005
    Date of Patent: May 20, 2008
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Patent number: 7355455
    Abstract: A logic gate is constructed of an insulated gate field effect transistor (MIS transistor) having a thin gate insulation film. An operation power supply line to the logic gate is provided with an MIS transistor having a thick gate insulation film for switching the supply and stop of an operation power source voltage. A voltage of the gate of the power source switching transistor is made changing in an amplitude greater than an amplitude of an input and an output signal to the logic gate. Current consumption in a semiconductor device configured of MIS transistor of a thin gate insulation film can be reduced and an power source voltage thereof can be stabilized.
    Type: Grant
    Filed: March 8, 2006
    Date of Patent: April 8, 2008
    Assignee: Renesas Technology Corp.
    Inventor: Hideto Hidaka
  • Publication number: 20080037315
    Abstract: An end of a selected bit line in a selected column is electrically coupled to an end of a corresponding current return line by one of first and second write column select gates, which are selectively turned on in response to results of column selection. A data write circuit sets the other end of the selected bit line and the other end of the current return line to one and the other of a power supply voltage and a ground voltage in accordance with a level of write data via one of first and second data buses and an inverted data bus, respectively.
    Type: Application
    Filed: October 10, 2007
    Publication date: February 14, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Hideto Hidaka
  • Publication number: 20080037318
    Abstract: Normal memory cells are arranged in rows and columns, and dummy memory cells are arranged to form dummy memory cell rows by sharing memory cell columns with the normal memory cells. When there is at least one defect in the normal memory cells and/or the dummy memory cells, replacement/repair is carried out using a redundant column in a unit of memory cell column. The redundant column includes not only spare memory cells for repair of the normal memory cells but also spare dummy memory cells for repair of the dummy memory cells.
    Type: Application
    Filed: July 10, 2007
    Publication date: February 14, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Hideto Hidaka