Patents by Inventor Hisanori Ihara

Hisanori Ihara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9318521
    Abstract: An image sensor includes a first sub-gate in a recessed region in a substrate; a second sub-gate on the first sub-gate in contact with an upper surface of the substrate; and an element isolation region in the substrate spaced apart from the first sub-gate. A lower surface of the second sub-gate is wider than an upper surface of the first sub-gate, and a portion of the element isolation region is spaced apart from the second sub-gate by a first distance in a first direction.
    Type: Grant
    Filed: March 24, 2014
    Date of Patent: April 19, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hisanori Ihara
  • Patent number: 9305947
    Abstract: Image sensors are provided including a substrate defining a plurality of pixel regions, the substrate having a first surface and a second surface opposite the first surface. The second surface of the substrate is configured to receive light incident thereon and the substrate defines a deep trench extending from the second surface of the substrate toward the first surface substrate and separating the plurality of pixel regions from each other. In each of the plurality of pixel regions of the substrate, a photoelectric conversion region is provided. A gate electrode is provided on the photoelectric conversion region and a negative fixed charge layer covering the second surface of the substrate and at least a portion of a sidewall of the deep trench is also provided. The image sensors further include a shallow device isolation layer on the first surface of the substrate.
    Type: Grant
    Filed: February 18, 2015
    Date of Patent: April 5, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hisanori Ihara
  • Publication number: 20160043132
    Abstract: A CMOS image sensor includes a substrate and at least one device isolation region in the substrate and defining first and second pixel regions and first and second active portions in each of the first and second pixel regions. A reset and select transistor gates are disposed in the first pixel region, while a source follower transistor gate is disposed in the second pixel region, such that pixels in the first and second pixel regions share the reset, select and source follower transistors. A length of the source follower transistor gate may be greater than lengths of the reset and selection transistor gates.
    Type: Application
    Filed: August 6, 2015
    Publication date: February 11, 2016
    Inventor: Hisanori Ihara
  • Publication number: 20150243694
    Abstract: Image sensors are provided including a substrate defining a plurality of pixel regions, the substrate having a first surface and a second surface opposite the first surface. The second surface of the substrate is configured to receive light incident thereon and the substrate defines a deep trench extending from the second surface of the substrate toward the first surface substrate and separating the plurality of pixel regions from each other. In each of the plurality of pixel regions of the substrate, a photoelectric conversion region is provided. A gate electrode is provided on the photoelectric conversion region and a negative fixed charge layer covering the second surface of the substrate and at least a portion of a sidewall of the deep trench is also provided. The image sensors further include a shallow device isolation layer on the first surface of the substrate.
    Type: Application
    Filed: February 18, 2015
    Publication date: August 27, 2015
    Inventor: Hisanori Ihara
  • Patent number: 9025063
    Abstract: A unit pixel of an image sensor is provided. The unit pixel includes a photoelectric conversion element configured to generate photocharge varying with the intensity of incident light, a transfer transistor configured to transfer the photocharge to a floating diffusion in response to a transfer control signal, and a supplemental transistor connected to the floating diffusion. Because the unit pixel includes only one transistor in addition to the transfer transistor, the area of the unit pixel is minimized, and, as a result, the resolution of a pixel array is increased and the power consumption of the pixel array is decreased.
    Type: Grant
    Filed: February 27, 2013
    Date of Patent: May 5, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung Chak Ahn, Hisanori Ihara
  • Patent number: 8987751
    Abstract: According to example embodiments, a photodiode system may include a substrate, and at least one photodiode in the substrate, and a wideband gap material layer on a first surface of the substrate. The at least one photodiode may be between an insulating material in a horizontal plane. According to example embodiments, a back-side-illumination (BSI) CMOS image sensor and/or a solar cell may include a photodiode device. The photodiode device may include a substrate, at least one photodiode in the substrate, a wide bandgap material layer on a first surface of the substrate, and an anti-reflective layer (ARL) on the wide bandgap material layer.
    Type: Grant
    Filed: November 21, 2011
    Date of Patent: March 24, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hisanori Ihara
  • Publication number: 20150070553
    Abstract: A method of operating an image sensor, which includes a plurality of pixels including a photo diode that accumulates photocharges generated according to incident light, is provided. The method includes changing a potential of the photo diode by applying a hulk control signal at a first voltage level to a ground terminal, transferring the photocharges accumulated at the photo diode to a floating diffusion node, and generating a pixel signal according to a potential of the floating diffusion node.
    Type: Application
    Filed: August 7, 2014
    Publication date: March 12, 2015
    Inventors: Kyung Ho LEE, Jung Chak AHN, Hisanori IHARA, Jun Ho YOON
  • Publication number: 20140312391
    Abstract: An image sensor includes a first sub-gate in a recessed region in a substrate; a second sub-gate on the first sub-gate in contact with an upper surface of the substrate; and an element isolation region in the substrate spaced apart from the first sub-gate. A lower surface of the second sub-gate is wider than an upper surface of the first sub-gate, and a portion of the element isolation region is spaced apart from the second sub-gate by a first distance in a first direction.
    Type: Application
    Filed: March 24, 2014
    Publication date: October 23, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventor: Hisanori Ihara
  • Publication number: 20140197464
    Abstract: A CMOS image sensor has a photodiode including first and second impurity layers sequentially formed on a substrate, an isolation layer on the second impurity layer, and a transfer gate structure through the second impurity layer. The transfer gate structure contacts a top surface of the first impurity layer and a portion of the second impurity layer and includes a bottom surface having a step shape.
    Type: Application
    Filed: January 17, 2014
    Publication date: July 17, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Hisanori IHARA
  • Patent number: 8716769
    Abstract: An image sensor includes a transfer transistor including a vertical gate portion extending in a depth direction of a substrate in an active region of the substrate and photodiode regions located at positions of different depths with respect to a top surface of the substrate in the active region. At least one color adjustment path extends between at least two photodiode regions of the photodiode regions and provides a charge movement path between the at least two photodiode regions.
    Type: Grant
    Filed: July 30, 2012
    Date of Patent: May 6, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hisanori Ihara, Chang-rok Moon
  • Patent number: 8653436
    Abstract: A pinned photodiode structure with peninsula-shaped transfer gate which decrease the occurrence of a potential barrier between the photodiode and the floating drain, prevents loss of full well capacity (FWC) and decreases occurrences of image lag.
    Type: Grant
    Filed: December 17, 2009
    Date of Patent: February 18, 2014
    Assignee: OmniVision Technologies, Inc.
    Inventor: Hisanori Ihara
  • Publication number: 20130321685
    Abstract: A unit pixel of an image sensor is provided. The unit pixel includes a photoelectric conversion element configured to generate photocharge varying with the intensity of incident light, a transfer transistor configured to transfer the photocharge to a floating diffusion in response to a transfer control signal, and a supplemental transistor connected to the floating diffusion. Because the unit pixel includes only one transistor in addition to the transfer transistor, the area of the unit pixel is minimized, and, as a result, the resolution of a pixel array is increased and the power consumption of the pixel array is decreased.
    Type: Application
    Filed: February 27, 2013
    Publication date: December 5, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jung Chak Ahn, Hisanori Ihara
  • Publication number: 20130175582
    Abstract: An image sensor includes a transfer transistor including a vertical gate portion extending in a depth direction of a substrate in an active region of the substrate and photodiode regions located at positions of different depths with respect to a top surface of the substrate in the active region. At least one color adjustment path extends between at least two photodiode regions of the photodiode regions and provides a charge movement path between the at least two photodiode regions.
    Type: Application
    Filed: July 30, 2012
    Publication date: July 11, 2013
    Inventors: Hisanori Ihara, Chang-rok Moon
  • Publication number: 20120175636
    Abstract: According to example embodiments, a photodiode system may include a substrate, and at least one photodiode in the substrate, and a wideband gap material layer on a first surface of the substrate. The at least one photodiode may be between an insulating material in a horizontal plane. According to example embodiments, a back-side-illumination (BSI) CMOS image sensor and/or a solar cell may include a photodiode device. The photodiode device may include a substrate, at least one photodiode in the substrate, a wide bandgap material layer on a first surface of the substrate, and an anti-reflective layer (ARL) on the wide bandgap material layer.
    Type: Application
    Filed: November 21, 2011
    Publication date: July 12, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Hisanori Ihara
  • Patent number: 7889255
    Abstract: Each of the unit cells provided on a semiconductor substrate of a solid-state imaging device comprises a first p-type well which isolates the semiconductor substrate into an n-type photoelectric conversion region, a second p-type well which is formed in the surface of the photoelectric conversion region and in which a signal scanning circuit section is formed, and a signal storage section which is comprised of a highly doped n-type layer which is formed in the surface of the photoelectric conversion region apart from the second p-type well and higher in impurity concentration than the photoelectric conversion region. The signal storage section having its part placed under a signal readout gate adapted to transfer a packet of signal charge from the storage section to the signal scanning circuit section and its part at which the potential becomes deepest located under the readout gate.
    Type: Grant
    Filed: October 18, 2005
    Date of Patent: February 15, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Ikuko Inoue, Hirofumi Yamashita, Nagataka Tanaka, Hisanori Ihara, Tetsuya Yamaguchi, Hiroshige Goto
  • Patent number: 7855406
    Abstract: An n/p?/p+ substrate where a p?-type epitaxial layer and an n-type epitaxial layer have been deposited on a p+-type substrate is provided. In the surface region of the n-type epitaxial layer, the n-type region of a photoelectric conversion part has been formed. Furthermore, a barrier layer composed of a p-type semiconductor region has been formed so as to enclose the n-type region of the photoelectric conversion part in a plane and reach the p?-type epitaxial layer from the substrate surface. A p-type semiconductor region has also been formed at a chip cutting part for dividing the substrate into individual devices so as to reach the p?-type epitaxial layer from the substrate surface.
    Type: Grant
    Filed: July 12, 2007
    Date of Patent: December 21, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tetsuya Yamaguchi, Hiroshige Goto, Hirofumi Yamashita, Ikuko Inoue, Nagataka Tanaka, Hisanori Ihara
  • Publication number: 20100176276
    Abstract: A pinned photodiode structure with peninsula-shaped transfer gate which decrease the occurrence of a potential barrier between the photodiode and the floating drain, prevents loss of full well capacity (FWC) and decreases occurrences of image lag.
    Type: Application
    Filed: December 17, 2009
    Publication date: July 15, 2010
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventor: Hisanori Ihara
  • Patent number: 7709870
    Abstract: A solid-state image pickup device includes a semiconductor substrate including a substrate main body having P-type impurities and a first N-type semiconductor layer provided on the substrate main body, an image pickup area including a plurality of photoelectric converters in which the plurality of photoelectric converters include second N-type semiconductor layers, the second N-type semiconductor layers being provided on a surface portion of the first N-type semiconductor layer independently of one another, and a first peripheral circuit area including a first P-type semiconductor layer formed on the first N-type semiconductor layer. The solid-state image pickup device further includes a second peripheral circuit area including a second P-type semiconductor layer formed on the first N-type semiconductor layer and connected to the substrate main body.
    Type: Grant
    Filed: November 9, 2006
    Date of Patent: May 4, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Ikuko Inoue, Hiroshige Goto, Hirofumi Yamashita, Hisanori Ihara, Nagataka Tanaka, Tetsuya Yamaguchi
  • Patent number: 7696547
    Abstract: A solid-state image sensor having a well of a first conductivity type; a photoelectric conversion region having a second conductivity type formed in the well storing charges obtained from a photoelectric conversion; a drain region having the second conductivity type formed in the well apart from a surface of the well; and a gate electrode formed on the surface of the well via a gate insulator, the gate electrode transferring the charges from the photoelectric conversion region to the drain region.
    Type: Grant
    Filed: August 25, 2005
    Date of Patent: April 13, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hisanori Ihara, Nagataka Tanaka, Hiroshige Goto
  • Patent number: 7554141
    Abstract: A solid-state image pickup device comprising a semiconductor substrate which comprises a substrate body containing P-type impurities and a first N-type semiconductor layer containing N-type impurities, the first N-type semiconductor layer being provided on the substrate body, and including a first P-type semiconductor layer which contains p-type impurities, and which is located on the substrate body, a plurality of optical/electrical conversion portions formed of second N-type semiconductor layers which are provided independently of each other in respective positions in a surface portion of the first N-type semiconductor layer, and a plurality of second P-type semiconductor layers which are formed to surround the optical/electrical conversion portions, which are provided along element isolation regions provided in respective positions in the surface portion of the first N-type semiconductor layer, and which continuously extend from the surface portion of the first N-type semiconductor layer to a surface porti
    Type: Grant
    Filed: March 30, 2006
    Date of Patent: June 30, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tetsuya Yamaguchi, Hiroshige Goto, Hirofumi Yamashita, Hisanori Ihara, Ikuko Inoue, Nagataka Tanaka