Patents by Inventor Hoi Ju CHUNG

Hoi Ju CHUNG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160124784
    Abstract: A memory controller includes a controller input/output circuit configured to output a first command to read first data, and output a second command to read an error corrected portion of the first data. A memory device includes: an error detector, a data storage circuit and an error correction circuit. The error detector is configured to detect a number of error bits in data read from a memory cell in response to a first command. The data storage circuit is configured to store the read data if the detected number of error bits is greater than or equal to a first threshold value. The error correction circuit is configured to correct the stored data.
    Type: Application
    Filed: January 11, 2016
    Publication date: May 5, 2016
    Inventors: Hoi-ju CHUNG, Su-a KIM, Mu-jin SEO, Hak-soo YU, Jae-youn YOUN, Hyo-jin CHOI
  • Patent number: 9299429
    Abstract: A nonvolatile memory device includes a buffer memory, a read circuit configured to read first data stored in the buffer memory in a first read operation, and a write circuit configured to write second data in the buffer memory in a first write operation, wherein the first write operation is performed when a first internal write command is generated during the first read operation.
    Type: Grant
    Filed: June 27, 2014
    Date of Patent: March 29, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yong-Jun Lee, Hoi-Ju Chung, Yong-Jin Kwon, Hyo-Jin Kwon, Eun-Hye Park
  • Publication number: 20160062830
    Abstract: A semiconductor memory device includes a memory cell array in which a plurality of memory cells are arranged. The semiconductor memory device includes an error correcting code (ECC) circuit configured to generate parity data based on main data, write a codeword including the main data and the parity data in the memory cell array, read the codeword from a selected memory cell row to generate syndromes, and correct errors in the read codeword on a per symbol basis based on the syndromes. The main data includes first data of a first memory cell of the selected memory cell row and second data of a second memory cell of the selected memory cell row. The first data and the second data are assigned to one symbol of a plurality of symbols, and the first memory cell and the second memory cell are adjacent to each other in the memory cell array.
    Type: Application
    Filed: June 3, 2015
    Publication date: March 3, 2016
    Inventors: Sang-Uhn CHA, Hoi-Ju CHUNG, Jong-Pil SON, Kwang-Il PARK, Seong-Jin JANG
  • Publication number: 20160055056
    Abstract: A memory device having an error notification function includes an error correction code (ECC) engine detecting and correcting an error bit by performing an ECC operation on data of the plurality of memory cells, and an error notifying circuit configured to output an error signal according to the ECC operation. The ECC engine outputs error information corresponding to the error bit corresponding to a particular address corrected by the ECC operation. The error notifying circuit may output the error signal when the particular address is not the same as any one of existing one or more failed addresses.
    Type: Application
    Filed: June 3, 2015
    Publication date: February 25, 2016
    Inventors: Jong-Pil SON, Chul-Woo PARK, Seong-Jin JANG, Hoi-Ju CHUNG, Sang-Uhn CHA
  • Patent number: 9268636
    Abstract: A memory controller includes a controller input/output circuit configured to output a first command to read first data, and output a second command to read an error corrected portion of the first data. A memory device includes: an error detector, a data storage circuit and an error correction circuit. The error detector is configured to detect a number of error bits in data read from a memory cell in response to a first command. The data storage circuit is configured to store the read data if the detected number of error bits is greater than or equal to a first threshold value. The error correction circuit is configured to correct the stored data.
    Type: Grant
    Filed: June 5, 2013
    Date of Patent: February 23, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hoi-ju Chung, Su-A Kim, Mu-Jin Seo, Hak-Soo Yu, Jae-Youn Youn, Hyo-Jin Choi
  • Publication number: 20160042809
    Abstract: A semiconductor memory device includes a memory cell array, an input/output (I/O) gating circuit, an error decision circuit and an error check and correction (ECC) circuit. The I/O gating circuit reads test pattern data to provide test result data in a test mode and reads a codeword in a normal mode. The error decision circuit determines the correctability of errors in the test result data by a first unit, based on the test pattern data and the test result data and provides a first error kind signal indicating a first determination result, in the test mode. The ECC circuit decodes the codeword including main data and parity data generated based on the main, determines correctability of errors in the codeword by a second unit and provides a second error kind signal indicating a second determination result, in the normal mode. The main data includes a plurality of unit data.
    Type: Application
    Filed: July 14, 2015
    Publication date: February 11, 2016
    Inventors: Young-Il KIM, Hoi-ju CHUNG
  • Patent number: 9164834
    Abstract: In one embodiment, the semiconductor device includes a memory array and a control architecture configured to control reading data from and writing data to the memory array. The control architecture is configured to receive data and a codeword location in the memory array, select one or more data units in the received data based on a data mask, read a codeword currently stored at the codeword location in the memory array, error correct the read codeword to generate a corrected read codeword, form a new codeword from the selected data units of the received data and data units in the corrected read codeword that do not correspond to the selected data units, and write the new codeword to the memory array.
    Type: Grant
    Filed: January 22, 2014
    Date of Patent: October 20, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hoi-ju Chung, Chul-sung Park, Jae-Wook Lee, Jang-Woo Ryu, Tae-seong Jang, Gong-heum Han
  • Patent number: 9135994
    Abstract: A nonvolatile memory device includes a memory array having multiple nonvolatile memory cells, a first read circuit and a second read circuit. The first read circuit is configured to read first data from the memory array during a first read operation and to provide one or more protection signals indicating a victim period during the first read operation. The second read circuit is configured to read second data from the memory array during a second read operation and to provide one or more check signals indicating an aggressor period during the second read operation.
    Type: Grant
    Filed: February 4, 2014
    Date of Patent: September 15, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyo-Jin Kwon, Hoi-Ju Chung, Chae-Hoon Kim, Yong-Jin Kwon, Eun-Hye Park, Yong-Jun Lee
  • Patent number: 9093146
    Abstract: A nonvolatile memory device comprises a memory core comprising a plurality of variable resistance memory cells, an input/output (I/O) circuit configured to receive a first packet signal and a second packet signal in sequence, the first and second packet signals collectively comprising information for a memory access operation, and further configured to initiate a core access operation upon decoding the first packet signal and to selectively continue or discontinue the core access operation upon decoding the second packet signal, and a read circuit configured to perform part of the core access operation in response to the first packet signal before the second packet signal is decoded.
    Type: Grant
    Filed: February 4, 2014
    Date of Patent: July 28, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eun-Hye Park, Hoi-Ju Chung, Yong-Jin Kwon, Hyo-Jin Kwon, Yong-Jun Lee
  • Publication number: 20150003137
    Abstract: A nonvolatile memory device includes a buffer memory, a read circuit configured to read first data stored in the buffer memory in a first read operation, and a write circuit configured to write second data in the buffer memory in a first write operation, wherein the first write operation is performed when a first internal write command is generated during the first read operation.
    Type: Application
    Filed: June 27, 2014
    Publication date: January 1, 2015
    Inventors: Yong-Jun Lee, Hoi-Ju Chung, Yong-Jin Kwon, Hyo-Jin Kwon, Eun-Hye Park
  • Publication number: 20140331101
    Abstract: In one embodiment, the semiconductor device includes a memory array and a control architecture configured to control reading data from and writing data to the memory array. The control architecture is configured to receive data and a codeword location in the memory array, select one or more data units in the received data based on a data mask, read a codeword currently stored at the codeword location in the memory array, error correct the read codeword to generate a corrected read codeword, form a new codeword from the selected data units of the received data and data units in the corrected read codeword that do not correspond to the selected data units, and write the new codeword to the memory array.
    Type: Application
    Filed: January 22, 2014
    Publication date: November 6, 2014
    Inventors: Hoi-ju CHUNG, Chul-sung PARK, Jae-Wook LEE, Jang-Woo RYU, Tae-seong JANG, Gong-heum HAN
  • Publication number: 20140331006
    Abstract: A semiconductor memory device includes a memory cell array, a data inversion/mask interface and a write circuit. The data inversion/mask interface receives a data block including a plurality of unit data, each of the plurality of unit data having a first data size, and the data inversion/mask interface selectively enables each data mask signal associated with each of the plurality of unit data based on a number of first data bits in a second data size of each unit data. The second data size is smaller than a first data size of the unit data. The write circuit receives the data block and performs a masked write operation that selectively writes each of the plurality of unit data in the memory cell array in response to the data mask signal.
    Type: Application
    Filed: March 13, 2014
    Publication date: November 6, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hoi-Ju CHUNG, Chul-Sung PARK, Tae-Seong JANG, Gong-Heum HAN, Jang-Woo RYU
  • Publication number: 20140317469
    Abstract: Provided are a memory device and a memory module, which perform both an ECC operation and a redundancy repair operation. The memory device repairs a single-bit error due to a ‘fail’ cell by using an error correction code (ECC) operation, and also repairs the ‘fail’ cell by using a redundancy repair operation when the ‘fail’ cell is not repairable by the ECC operation. The redundancy repair operation includes a data line repair and a block repair. The ECC operation may change a codeword corresponding to data per one unit of memory cells including the ‘fail’ cell, and may also change the size of parity bits regarding the changed codeword.
    Type: Application
    Filed: March 13, 2014
    Publication date: October 23, 2014
    Inventors: Young-soo Sohn, Kwang-il Park, Chul-woo Park, Jong-pil Son, Jae-youn Youn, Hoi-ju Chung
  • Publication number: 20140317471
    Abstract: A semiconductor memory device may comprise: at least one bank, each of the at least one bank including a plurality of memory cells; an error-correcting code (ECC) calculator configured to generate syndrome data for detecting an error bit from among parallel data bits read out from the plurality of memory cells of each of the at least one bank; an ECC corrector separated from the ECC calculator, the ECC corrector configured to correct the error bit from among the parallel data bits by using the syndrome data and configured to output error-corrected parallel data bits; and/or a data serializer configured to receive the error-corrected parallel data bits and configured to convert the error-corrected parallel data bits into serial data bits.
    Type: Application
    Filed: March 26, 2014
    Publication date: October 23, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jang-woo RYU, Chul-sung PARK, Tae-young OH, Chan-yong LEE, Tae-Seong JANG, Hoi-ju CHUNG, Gong-heum HAN
  • Publication number: 20140317470
    Abstract: A method of operating a memory device includes: generating an internal read command in response to a received masked write command, the internal read command being generated one of (i) during a write latency associated with the received masked write command, (ii) after receipt of a first bit of masked write data among a plurality of bits of masked write data, and (iii) in synchronization with a rising or falling edge of a clock signal received with an address signal corresponding to the masked write command; reading, in response to the internal read command, a plurality of bits of data stored in a plurality of memory cells, the plurality of memory cells corresponding to the address signal; and storing, in response to an internal write command, the plurality of bits of masked write data in the plurality of memory cells.
    Type: Application
    Filed: March 26, 2014
    Publication date: October 23, 2014
    Inventors: Hoi-ju CHUNG, Chul-sung PARK, Tae-young OH, Jang-woo RYU, Chan-yong LEE, Tae-seong JANG, Gong-heum HAN
  • Publication number: 20140310481
    Abstract: A memory system includes a memory controller to control a first memory device and a second memory device. The first and second memory devices are different in terms of at least one of physical distance from the memory controller, a manner of connection to the memory controller, error correction capability, or memory supply voltage. The first and second memory devices also have different latencies.
    Type: Application
    Filed: April 9, 2014
    Publication date: October 16, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hoi Ju CHUNG, Su A KIM, Chul Woo PARK, Hak Soo YU, Jae Youn YOUN, Jung Bae LEE, Hyo Jin CHOI
  • Patent number: 8848465
    Abstract: A nonvolatile memory device is provided, which includes a memory core including a plurality of nonvolatile memory cells, a first read circuit that reads a first codeword from the memory core during a Read While Write (RWW) operation, a second read circuit that reads a second codeword from the memory core during a Read Modification Write (RMW) operation, and a common decoder that is shared by the first read circuit and the second read circuit and selectively decodes the first codeword or the second codeword.
    Type: Grant
    Filed: June 26, 2012
    Date of Patent: September 30, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seo-Hee Kim, Seong-Hyun Jeon, Hoi-Ju Chung, Sung-Hoon Kim
  • Publication number: 20140247645
    Abstract: A nonvolatile memory device comprises a memory core comprising a plurality of variable resistance memory cells, an input/output (I/O) circuit configured to receive a first packet signal and a second packet signal in sequence, the first and second packet signals collectively comprising information for a memory access operation, and further configured to initiate a core access operation upon decoding the first packet signal and to selectively continue or discontinue the core access operation upon decoding the second packet signal, and a read circuit configured to perform part of the core access operation in response to the first packet signal before the second packet signal is decoded.
    Type: Application
    Filed: February 4, 2014
    Publication date: September 4, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.,
    Inventors: EUN-HYE PARK, HOI-JU CHUNG, YONG-JIN KWON, HYO-JIN KWON, YONG-JUN LEE
  • Publication number: 20140247646
    Abstract: A nonvolatile memory device includes a memory array having multiple nonvolatile memory cells, a first read circuit and a second read circuit. The first read circuit is configured to read first data from the memory array during a first read operation and to provide one or more protection signals indicating a victim period during the first read operation. The second read circuit is configured to read second data from the memory array during a second read operation and to provide one or more check signals indicating an aggressor period during the second read operation.
    Type: Application
    Filed: February 4, 2014
    Publication date: September 4, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyo-Jin KWON, Hoi-Ju CHUNG, Chae-Hoon KIM, Yong-Jin KWON, Eun-Hye PARK, Yong-Jun LEE
  • Publication number: 20140245105
    Abstract: A memory controller includes a controller input/output circuit configured to output a first command to read first data, and output a second command to read an error corrected portion of the first data. A memory device includes: an error detector, a data storage circuit and an error correction circuit. The error detector is configured to detect a number of error bits in data read from a memory cell in response to a first command. The data storage circuit is configured to store the read data if the detected number of error bits is greater than or equal to a first threshold value. The error correction circuit is configured to correct the stored data.
    Type: Application
    Filed: June 5, 2013
    Publication date: August 28, 2014
    Inventors: Hoi-ju CHUNG, Su-A KIM, Mu-Jin SEO, Hak-Soo YU, Jae-Youn YOUN, Hyo-Jin CHOI