Patents by Inventor Hyeok Jong Lee

Hyeok Jong Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150124926
    Abstract: An integrated circuit counter includes a cascaded chain of bit counters, which are collectively configured to count a number of first edges of a counter input signal received at an input thereof and output the count as a counter output signal. The cascaded chain includes at least two bit counters, which are: (i) configured to support both counter and buffer modes of operation, and (ii) responsive to respective bypass control bit signals having values that specify whether a corresponding one of the at least two bit counters is disposed in the counter or buffer mode of operation.
    Type: Application
    Filed: November 3, 2014
    Publication date: May 7, 2015
    Inventors: Won-Ho Choi, Jin-Woo Kim, Hyeok-Jong Lee
  • Publication number: 20150054551
    Abstract: A line driving circuit in which a signal characteristic is improved and a semiconductor device including the same are provided. The semiconductor device includes: an line controller arranged in a first portion of at least one line; a first driver arranged in the first portion and configured to output through the at least one line a first signal according to a control of the line controller; and a second driver arranged in a second portion of the at least one line and configured to output through the at least one line a second signal according to a level of the first signal.
    Type: Application
    Filed: August 20, 2014
    Publication date: February 26, 2015
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Won-ho CHOI, Jae-jung PARK, Chang-eun KANG, Hyeok-jong LEE
  • Publication number: 20140375858
    Abstract: A ramp signal generator includes a rising-edge current unit, a falling-edge current unit and a current-voltage converter. The rising-edge current unit provides a rising-edge output current that sequentially increases or decreases in synchronization with rising edges of a clock signal. The falling-edge current unit provides a falling-edge output current that sequentially increases or decreases in synchronization with falling edges of the clock signal. The current-voltage converter outputs a ramp voltage by converting a summed current of the rising-edge output current and the falling-edge output current.
    Type: Application
    Filed: March 31, 2014
    Publication date: December 25, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventor: Hyeok-Jong Lee
  • Publication number: 20140014815
    Abstract: A ramp signal generator includes: a row decoder which receives a row control signal from a timing controller and generates one or more row select signals, a first column decoder which receives a first column control signal from the timing controller and generates one or more first column select signals, a second column decoder which receives a second column control signal from the timing controller and generates one or more second column select signals, and a current cell array which is activated by the one or more first column select signals, the one or more second column select signals, and the one or more row select signals, and includes at least one current cell which generates at least one unit current, and generates an output current by summing the generated at least one unit current.
    Type: Application
    Filed: March 15, 2013
    Publication date: January 16, 2014
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyeok-jong LEE, Yun-jung KIM, Jin-uk JEON, Ji-min CHEON, Jin-ho SEO, Seog-heon HAM
  • Publication number: 20130321694
    Abstract: Image sensors include an array of image sensor pixels therein. This array of image sensor pixels includes a first focus detection pixel and at least a first color pixel. A switching network is provided, which is electrically coupled to the array. This switching network may be configured to generate a first mixed image signal by electronically mixing a focus detection signal generated by the first focus detection pixel with at least one color pixel signal generated by the at least a first color pixel. The first focus detection pixel can be a color-blind pixel, which may include a light-blocking shield mask therein.
    Type: Application
    Filed: March 14, 2013
    Publication date: December 5, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jin Hun Shin, Ji Min Cheon, Dong Hun Lee, Hyeok Jong Lee, Jin Ho Seo, Woo Seok Choi, Seog Heon Ham