Patents by Inventor Hyun Sang Hwang

Hyun Sang Hwang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7531865
    Abstract: A semiconductor memory device includes a first dopant area and a second dopant area in a semiconductor substrate, the first dopant area and the second dopant area doped with one selected from the group consisting of Sb, Ga, and Bi. The semiconductor memory device includes an insulating layer disposed in contact with the first dopant area and the second dopant area, and a gate electrode layer disposed in contact with the insulating layer.
    Type: Grant
    Filed: January 17, 2006
    Date of Patent: May 12, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Hun Jeon, Chung-Woo Kim, Hyun-Sang Hwang, Sung-Kweon Baek, Sang-Moo Choi
  • Patent number: 7528039
    Abstract: A method of fabricating a flash memory is provided. The method includes forming a tunneling insulating film, a charge storage film, and a blocking insulating film on a semiconductor substrate; performing High Temperature (HT) anneal for the resultant semiconductor substrate; and performing Low Temperature (LT) wet vapor anneal for the resultant semiconductor substrate.
    Type: Grant
    Filed: January 28, 2008
    Date of Patent: May 5, 2009
    Assignee: Poongsan Microtec Co., Ltd.
    Inventors: Hyun-Sang Hwang, Ho-Kyung Park, Man Jang, Min-Seok Jo
  • Publication number: 20090068808
    Abstract: A nonvolatile semiconductor memory device includes a semiconductor substrate having a source region and a drain region, and a gate stack formed on the semiconductor substrate between and in contact with the source and drain regions. The gate stack includes, in sequential order from the substrate: a tunneling film; a first trapping material film doped with a first predetermined impurity, the first trapping material film having a higher dielectric constant than the nitride film (Si3N4); a first insulating film having a higher dielectric constant than a nitride film; and a gate electrode. Such a nonvolatile semiconductor memory device can effectively control the trap density according to the doping concentration, thereby increasing the write/erase speed of data at a low operating voltage.
    Type: Application
    Filed: August 28, 2008
    Publication date: March 12, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Soo-doo Chae, Chung-woo Kim, Jung-hyun Lee, Moon-kyung Kim, Hyun-sang Hwang
  • Patent number: 7456468
    Abstract: A semiconductor memory device a first dopant area and a second dopant area, the first dopant area and the second dopant area disposed in a semiconductor substrate, an insulating layer disposed in contact with the first dopant area and the second dopant area, the insulating layer including a material selected from the group consisting of Hf, Zr, Y, and Ln, and a gate electrode layer disposed on the insulating layer.
    Type: Grant
    Filed: January 18, 2006
    Date of Patent: November 25, 2008
    Assignee: Samsung Electronics, Co, Ltd.
    Inventors: Sang-Hun Jeon, Sung-Kyu Choi, Chung-Woo Kim, Hyun-Sang Hwang, Sung-Ho Park, Jeong-Hee Han, Sang-Moo Choi
  • Patent number: 7420256
    Abstract: A nonvolatile semiconductor memory device includes a semiconductor substrate having a source region and a drain region, and a gate stack formed on the semiconductor substrate between and in contact with the source and drain regions. The gate stack includes, in sequential order from the substrate: a tunneling film; a first trapping material film doped with a first predetermined impurity, the first trapping material film having a higher dielectric constant than the nitride film (Si3N4); a first insulating film having a higher dielectric constant than a nitride film; and a gate electrode. Such a nonvolatile semiconductor memory device can effectively control the trap density according to the doping concentration, thereby increasing the write/erase speed of data at a low operating voltage.
    Type: Grant
    Filed: April 30, 2004
    Date of Patent: September 2, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Soo-doo Chae, Chung-woo Kim, Jung-hyun Lee, Moon-kyung Kim, Hyun-sang Hwang
  • Publication number: 20080166865
    Abstract: A method of fabricating a flash memory is provided. The method includes forming a tunneling insulating film, a charge storage film, and a blocking insulating film on a semiconductor substrate; performing High Temperature (HT) anneal for the resultant semiconductor substrate; and performing Low Temperature (LT) wet vapor anneal for the resultant semiconductor substrate.
    Type: Application
    Filed: January 28, 2008
    Publication date: July 10, 2008
    Applicant: Poongsan Microtec Co. Ltd. (Status: Corporation )
    Inventors: Hyun-Sang Hwang, Ho-Kyung Park, Man Jang, Min-Seok Jo
  • Publication number: 20080166890
    Abstract: The present invention relates to a high pressure hydrogen annealing method for MOSFET semiconductor device, and more particularly, to effectively remove a supersaturated hydrogen on a high-k insulating layer treated by a high pressure hydrogen annealing so that the reliability of a device is improved. In other words, in order to decrease an interfacial charge, it is required to perform a high density and a high pressure hydrogen annealing. In this case, a hydrogen is included at an interface and a bulk of a high-k insulating layer, resulting in improving the initial operational characteristics of a device by passivating interfacial charge existing at an interface, but deteriorating the reliability of a device due to the hydrogen remaining in the insulating bulk. Therefore, in the present invention, a high pressure hydrogen annealing is performed and the subsequent annealing is performed under an inert gas atmosphere for a long time to effectively remove hydrogen molecules remaining at the bulk.
    Type: Application
    Filed: March 8, 2006
    Publication date: July 10, 2008
    Inventor: Hyun-Sang Hwang
  • Patent number: 7358137
    Abstract: Memory devices and methods of manufacturing the same are provided. Memory devices may include a substrate, a source region and a drain region and a gate structure. The gate structure may be in contact with the source and drain regions, and may include a barrier layer. The barrier layer may be formed of at least two layers. The at least two layers may have different bandgap energies.
    Type: Grant
    Filed: October 7, 2005
    Date of Patent: April 15, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-hun Jeon, Chung-woo Kim, Hyun-sang Hwang
  • Publication number: 20070215977
    Abstract: Provided is a resistance random access memory (RRAM) device and a method of manufacturing the same. A resistance random access memory (RRAM) device may include a lower electrode, a first oxide layer on the lower electrode and storing information using two resistance states, a current control layer made of a second oxide on the first oxide layer and an upper electrode on the current control layer.
    Type: Application
    Filed: January 17, 2007
    Publication date: September 20, 2007
    Inventors: Myoung-jae Lee, Yoon-dong Park, Hyun-sang Hwang, Dong-soo Lee
  • Publication number: 20060192246
    Abstract: In one embodiment, a memory device includes a gate structure comprising a metal nitride material in a charge storing layer on a semiconductor substrate. The gate structure is disposed between a first dopant region and a second dopant region formed on the semiconductor substrate. The metal nitride material is structured to function as a trap site for trapping a charge.
    Type: Application
    Filed: February 28, 2006
    Publication date: August 31, 2006
    Inventors: Sang-Hun Jeon, Chung-Woo Kim, Hyun-Sang Hwang, Sang-Moo Choi
  • Publication number: 20060157777
    Abstract: A semiconductor memory device includes a first dopant area and a second dopant area in a semiconductor substrate, the first dopant area and the second dopant area doped with one selected from the group consisting of Sb, Ga, and Bi. The semiconductor memory device includes an insulating layer disposed in contact with the first dopant area and the second dopant area, and a gate electrode layer disposed in contact with the insulating layer.
    Type: Application
    Filed: January 17, 2006
    Publication date: July 20, 2006
    Inventors: Sang-Hun Jeon, Chung-Woo Kim, Hyun-Sang Hwang, Sung-Kweon Baek, Sang-Moo Choi
  • Publication number: 20060157754
    Abstract: A semiconductor memory device a first dopant area and a second dopant area, the first dopant area and the second dopant area disposed in a semiconductor substrate, an insulating layer disposed in contact with the first dopant area and the second dopant area, the insulating layer including a material selected from the group consisting of Hf, Zr, Y, and Ln, and a gate electrode layer disposed on the insulating layer.
    Type: Application
    Filed: January 18, 2006
    Publication date: July 20, 2006
    Inventors: Sang-Hun Jeon, Sung-Kyu Choi, Chung-Woo Kim, Hyun-Sang Hwang, Sung-Ho Park, Jeong-Hee Han, Sang-Moo Choi
  • Publication number: 20060077743
    Abstract: Memory devices and methods of manufacturing the same are provided. Memory devices may include a substrate, a source region and a drain region and a gate structure. The gate structure may be in contact with the source and drain regions, and may include a barrier layer. The barrier layer may be formed of at least two layers. The at least two layers may have different bandgap energies.
    Type: Application
    Filed: October 7, 2005
    Publication date: April 13, 2006
    Inventors: Sang-hun Jeon, Chung-woo Kim, Hyun-sang Hwang
  • Patent number: 6913961
    Abstract: Disclosed is a method of manufacturing a high-k gate dielectric, characterized in that an annealing process in a forming gas atmosphere, corresponding to a final step of a manufacturing process of a semiconductor device based on MOSFET fabrication techniques, is applied for a high-k gate dielectric-containing semiconductor device, under high pressure, instead of conventional atmospheric pressure, whereby passivation effects of interface charges and fixed charges of the semiconductor device can be maximized even at relatively low temperatures.
    Type: Grant
    Filed: May 19, 2004
    Date of Patent: July 5, 2005
    Assignee: Kwangju Institute of Science and Technology
    Inventor: Hyun Sang Hwang
  • Publication number: 20040264236
    Abstract: A nonvolatile semiconductor memory device includes a semiconductor substrate having a source region and a drain region, and a gate stack formed on the semiconductor substrate between and in contact with the source and drain regions. The gate stack includes, in sequential order from the substrate: a tunneling film; a first trapping material film doped with a first predetermined impurity, the first trapping material film having a higher dielectric constant than the nitride film (Si3N4); a first insulating film having a higher dielectric constant than a nitride film; and a gate electrode. Such a nonvolatile semiconductor memory device can effectively control the trap density according to the doping concentration, thereby increasing the write/erase speed of data at a low operating voltage.
    Type: Application
    Filed: April 30, 2004
    Publication date: December 30, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Soo-doo Chae, Chung-woo Kim, Jung-hyun Lee, Moon-kyung Kim, Hyun-sang Hwang
  • Publication number: 20040266117
    Abstract: Disclosed is a method of manufacturing a high-k gate dielectric, characterized in that an annealing process in a forming gas atmosphere, corresponding to a final step of a manufacturing process of a semiconductor device based on MOSFET fabrication techniques, is applied for a high-k gate dielectric-containing semiconductor device, under high pressure, instead of conventional atmospheric pressure, whereby passivation effects of interface charges and fixed charges of the semiconductor device can be maximized even at relatively low temperatures.
    Type: Application
    Filed: May 19, 2004
    Publication date: December 30, 2004
    Inventor: Hyun Sang Hwang
  • Patent number: 6797645
    Abstract: Disclosed is a method of fabricating gate dielectric for use in semiconductor device having a high dielectric constant comprising formation of a metal oxide or a metal silicate on a silicon substrate, nitridation to incorporate nitrogen component to said metal oxide and reoxidation of said metal oxide that contains said nitrogen component. In this invention, the nitridation can be performed via heat-treatment of the resulting product, wherein said metal oxide is formed within, in a nitrogen-containing gas atmosphere; performed by plasma treatment by exposing said metal oxide to a nitrogen-containing plasma atmosphere; or performed by ion instillation of nitrogen component to said metal oxide, thereby providing a gate dielectric for use in semiconductor device which is able to remarkably inhibit the increase in effective thickness resulted from a post heat-treatment at high temperature by forming a film of metal oxide such as ZrO2 followed by nitridation and reoxidation.
    Type: Grant
    Filed: April 9, 2002
    Date of Patent: September 28, 2004
    Assignee: Kwangju Institute of Science and Technology
    Inventors: Hyun Sang Hwang, Sang Hun Jeon
  • Publication number: 20030190790
    Abstract: Disclosed is a method of fabricating gate dielectric for use in semiconductor device having a high dielectric constant comprising formation of a metal oxide or a metal silicate on a silicon substrate, nitridation to incorporate nitrogen component to said metal oxide and reoxidation of said metal oxide that contains said nitrogen component. In this invention, the nitridation can be performed via heat-treatment of the resulting product, wherein said metal oxide is formed within, in a nitrogen-containing gas atmosphere; performed by plasma treatment by exposing said metal oxide to a nitrogen-containing plasma atmosphere; or performed by ion instillation of nitrogen component to said metal oxide, thereby providing a gate dielectric for use in semiconductor device which is able to remarkably inhibit the increase in effective thickness resulted from a post heat-treatment at high temperature by forming a film of metal oxide such as ZrO2 followed by nitridation and reoxidation.
    Type: Application
    Filed: April 9, 2002
    Publication date: October 9, 2003
    Inventors: Hyun Sang Hwang, Sang Hun Jeon
  • Patent number: 6087237
    Abstract: A thick oxide layer is formed over a drain region of an MOS transistor while a thin oxide layer is provided over the source and channel regions. As a result both improved current driving ability and reduced gate induced drain leakage current are achieved.
    Type: Grant
    Filed: June 16, 1997
    Date of Patent: July 11, 2000
    Assignee: L.G. Semicon Co., Ltd
    Inventor: Hyun Sang Hwang
  • Patent number: 6077736
    Abstract: A method of fabricating a semiconductor device includes the steps of preparing a semiconductor substrate having a first region and a second region, forming a first gate electrode and a second gate electrode over the semiconductor substrate at the first and second regions, respectively, implanting a first impurity ion into the substrate of the first region using the first gate electrode as a mask, implanting a second impurity ion into the substrate of the second region using the second gate electrode as a mask, forming sidewall spacers at both sides of each of the first and second gate electrodes, and implanting the second impurity ion into the first and second regions using the first and second gate electrodes and the sidewall spacers as masks.
    Type: Grant
    Filed: December 19, 1996
    Date of Patent: June 20, 2000
    Assignee: LG Semicon Co., Ltd.
    Inventors: Hyun Sang Hwang, Jae Gyung Ahn