Patents by Inventor Hyun Soon Jang

Hyun Soon Jang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8902673
    Abstract: A method of testing a semiconductor memory device includes writing first data to a memory cell array in the semiconductor memory device, loading second data from the memory cell array onto a plurality of data pads of the semiconductor memory device, rewriting the second data to the memory cell array, and outputting test result data through one or more test pads. The first data is received from an external device through the one or more test pads, which correspond to one or more of the plurality of data pads. The test result data is based on the rewritten data in the memory cell array.
    Type: Grant
    Filed: April 4, 2012
    Date of Patent: December 2, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hong-Beom Kim, Hyun-Soon Jang
  • Patent number: 8786303
    Abstract: A semiconductor device includes a plurality of sensor pads configured to receive a probe signal from a testing apparatus, and a plurality of normal pads configured to receive a driving signal to drive the semiconductor device. In the plurality of sensor pads and the plurality of normal pads, a length in a direction corresponding to one of progress directions of a plurality of needles of the testing apparatus is longer than a length in another progress direction of the plurality of needles.
    Type: Grant
    Filed: August 18, 2010
    Date of Patent: July 22, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kab Yong Kim, Hyun Soon Jang, Yong Hwan Jeong
  • Publication number: 20120257461
    Abstract: A method of testing a semiconductor memory device includes writing first data to a memory cell array in the semiconductor memory device, loading second data from the memory cell array onto a plurality of data pads of the semiconductor memory device, rewriting the second data to the memory cell array, and outputting test result data through one or more test pads. The first data is received from an external device through the one or more test pads, which correspond to one or more of the plurality of data pads. The test result data is based on the rewritten data in the memory cell array.
    Type: Application
    Filed: April 4, 2012
    Publication date: October 11, 2012
    Inventors: Hong-Beom KIM, Hyun-Soon JANG
  • Patent number: 7941714
    Abstract: A parallel bit test (PBT) apparatus, included in memory chips that are stacked in a multi-chip package (MCP) and that share a set of data signal lines, may include: a comparing unit to output a data signal representative of a comparison between test data signals provided to a given one of the memory chips and corresponding data signals output therefrom, respectively; and a coding unit to output the representative data signal using a first subset of the shared set of data signal lines, the first subset not overlapping other subsets used by coding units corresponding to the other ones of the memory chips, respectively, the coding unit selecting one or more of the data signal lines amongst the shared set of data signal lines for inclusion in the first subset according to a first test mode register set (MRS) signal.
    Type: Grant
    Filed: January 3, 2008
    Date of Patent: May 10, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-hwan Cho, Kwun-soo Cheon, Hyun-soon Jang, Seung-whan Seo
  • Publication number: 20110043235
    Abstract: A semiconductor device includes a plurality of sensor pads configured to receive a probe signal from a testing apparatus, and a plurality of normal pads configured to receive a driving signal to drive the semiconductor device. In the plurality of sensor pads and the plurality of normal pads, a length in a direction corresponding to one of progress directions of a plurality of needles of the testing apparatus is longer than a length in another progress direction of the plurality of needles.
    Type: Application
    Filed: August 18, 2010
    Publication date: February 24, 2011
    Inventors: Kab Yong Kim, Hyun Soon Jang, Yong Hwan Jeong
  • Patent number: 7868438
    Abstract: Multi-chip package includes first through Nth semiconductor chips, each of which includes an input/output pad, an input/output driver coupled to the input/output pad, and an internal circuit. Each of the first through Nth semiconductor chips includes an internal pad for coupling the internal input/output driver and the internal circuit. The internal pads of the first through Nth semiconductor chips are coupled to each other such as via a common pad installed at a substrate. The input/output pad of the first semiconductor chip directly receives an input/output signal transmitted via a corresponding pin of the multi-chip package. The second through Nth semiconductor chips indirectly receive the input/output signal via the internal pads coupled to each other. The multi-chip package can improve signal compatibility by maintaining a parasitic load of a pin to at least the level of a single chip, when a signal is transmitted to the pin at high speed.
    Type: Grant
    Filed: September 26, 2008
    Date of Patent: January 11, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Se So, Dong-Ho Lee, Hyun-Soon Jang
  • Patent number: 7746712
    Abstract: Provided are a semiconductor memory device having a post package repair control circuit and a post package repair method. In the semiconductor memory device and the post package repair method, in a post package repair mode, a second memory bank is used as a fail bit map memory for storing failed bit information regarding a first memory bank, and the first memory bank is used as a fail bit map memory for storing failed bit information regarding the second memory bank.
    Type: Grant
    Filed: April 4, 2008
    Date of Patent: June 29, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-sung Kang, Byung-heon Kwak, Hyun-soon Jang, Seung-whan Seo, Sang-joon Ryu, Hyun-tae Lim
  • Patent number: 7657713
    Abstract: A memory that includes a plurality of packet pins, a synchronous memory, and a packet controller. The synchronous memory receives address and control signals in synchronization with a clock signal. The packet controller sequentially receives packet data bits through the packet pins in synchronization with the clock signal when a packet enable signal is activated, and converts the inputted packet data into the address and control signals. Specifically, packet data bits that are first inputted through the packet pins represent an operation mode.
    Type: Grant
    Filed: September 24, 2004
    Date of Patent: February 2, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bok-Gue Park, Dong-Il Seo, Hyun-Soon Jang, Woo-Seop Jeong
  • Patent number: 7566958
    Abstract: Multi-chip package includes first through Nth semiconductor chips, each of which includes an input/output pad, an input/output driver coupled to the input/output pad, and an internal circuit. Each of the first through Nth semiconductor chips includes an internal pad for coupling the internal input/output driver and the internal circuit. The internal pads of the first through Nth semiconductor chips are coupled to each other such as via a common pad installed at a substrate. The input/output pad of the first semiconductor chip directly receives an input/output signal transmitted via a corresponding pin of the multi-chip package. The second through Nth semiconductor chips indirectly receive the input/output signal via the internal pads coupled to each other. The multi-chip package can improve signal compatibility by maintaining a parasitic load of a pin to at least the level of a single chip, when a signal is transmitted to the pin at high speed.
    Type: Grant
    Filed: October 30, 2006
    Date of Patent: July 28, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Se So, Dong-Ho Lee, Hyun-Soon Jang
  • Publication number: 20090079496
    Abstract: Multi-chip package includes first through Nth semiconductor chips, each of which includes an input/output pad, an input/output driver coupled to the input/output pad, and an internal circuit. Each of the first through Nth semiconductor chips includes an internal pad for coupling the internal input/output driver and the internal circuit. The internal pads of the first through Nth semiconductor chips are coupled to each other such as via a common pad installed at a substrate. The input/output pad of the first semiconductor chip directly receives an input/output signal transmitted via a corresponding pin of the multi-chip package. The second through Nth semiconductor chips indirectly receive the input/output signal via the internal pads coupled to each other. The multi-chip package can improve signal compatibility by maintaining a parasitic load of a pin to at least the level of a single chip, when a signal is transmitted to the pin at high speed.
    Type: Application
    Filed: September 26, 2008
    Publication date: March 26, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung-Se SO, Dong-Ho LEE, Hyun-Soon JANG
  • Publication number: 20090044063
    Abstract: A semiconductor memory device includes a memory core unit, N data output buffers, N data output ports, and a plurality of test logic circuits. The memory core unit stores test data through N data lines. The N data output buffers are respectively connected to the corresponding N data lines. The N data output ports are connected to the corresponding N data output buffers, and exchange the test data with an external tester respectively. The plurality of test logic circuits receives the test data through the K data lines from the N data lines, performs test logic operation on the received test data, and provides a data output buffer control signal that determines activation of K data output buffers of the N data output buffers in test mode. The semiconductor memory device reduces test cycle.
    Type: Application
    Filed: October 12, 2007
    Publication date: February 12, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Yong-Hwan Cho, Byung-Heon Kwak, Hyun-Soon Jang, Jae-Hoon Joo, Seung-Whan Seo, Jong-Hyoung Lim
  • Publication number: 20080247243
    Abstract: Provided are a semiconductor memory device having a post package repair control circuit and a post package repair method. In the semiconductor memory device and the post package repair method, in a post package repair mode, a second memory bank is used as a fail bit map memory for storing failed bit information regarding a first memory bank, and the first memory bank is used as a fail bit map memory for storing failed bit information regarding the second memory bank.
    Type: Application
    Filed: April 4, 2008
    Publication date: October 9, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-sung Kang, Byung-heon Kwak, Hyun-soon Jang, Seung-whan Seo, Sang-joon Ryu, Hyun-tae Lim
  • Publication number: 20080168316
    Abstract: A parallel bit test (PBT) apparatus, included in memory chips that are stacked in a multi-chip package (MCP) and that share a set of data signal lines, may include: a comparing unit to output a data signal representative of a comparison between test data signals provided to a given one of the memory chips and corresponding data signals output therefrom, respectively; and a coding unit to output the representative data signal using a first subset of the shared set of data signal lines, the first subset not overlapping other subsets used by coding units corresponding to the other ones of the memory chips, respectively, the coding unit selecting one or more of the data signal lines amongst the shared set of data signal lines for inclusion in the first subset according to a first test mode register set (MRS) signal.
    Type: Application
    Filed: January 3, 2008
    Publication date: July 10, 2008
    Inventors: Yong-hwan Cho, Kwun-soo Cheon, Hyun-soon Jang, Seung-whan Seo
  • Patent number: 7262479
    Abstract: A fuse bank of a semiconductor memory device is provided. The fuse bank includes first and second laser fuses. The first laser fuse includes a first laser fusing region disposed in a first direction, a first connecting line region bent in a second direction, and a second connecting line region bent in a third direction. The second laser fuse includes a second laser fusing region disposed in the first direction, a third connecting line region bent in the second direction, and a fourth connecting line region bent in the third direction. The first laser fuse and the second laser fuse have a space of a predetermined distance there between. The first and second laser fusing regions form a laser fusing region of the fuse bank, and the first and second laser fuse are disposed on a plane. The fuse bank is embodied on a single layer.
    Type: Grant
    Filed: July 14, 2003
    Date of Patent: August 28, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eun-Sung Seo, Hyun-Soon Jang
  • Publication number: 20070040280
    Abstract: Multi-chip package includes first through Nth semiconductor chips, each of which includes an input/output pad, an input/output driver coupled to the input/output pad, and an internal circuit. Each of the first through Nth semiconductor chips includes an internal pad for coupling the internal input/output driver and the internal circuit. The internal pads of the first through Nth semiconductor chips are coupled to each other such as via a common pad installed at a substrate. The input/output pad of the first semiconductor chip directly receives an input/output signal transmitted via a corresponding pin of the multi-chip package. The second through Nth semiconductor chips indirectly receive the input/output signal via the internal pads coupled to each other. The multi-chip package can improve signal compatibility by maintaining a parasitic load of a pin to at least the level of a single chip, when a signal is transmitted to the pin at high speed.
    Type: Application
    Filed: October 30, 2006
    Publication date: February 22, 2007
    Inventors: Byung-Se So, Dong-Ho Lee, Hyun-Soon Jang
  • Patent number: 7148563
    Abstract: A multi-chip package includes first through Nth semiconductor chips, each of which includes an input/output pad, an input/output driver coupled to the input/output pad, and an internal circuit. Each of the first through Nth semiconductor chips includes an internal pad for coupling the internal input/output driver and the internal circuit. The internal pads of the first through Nth semiconductor chips are coupled to each other such as via a common pad installed at a substrate. The input/output pad of the first semiconductor chip directly receives an input/output signal from a corresponding pin of the multi-chip package. The second through Nth semiconductor chips indirectly receive the input/output signal via the internal pads coupled to each other.
    Type: Grant
    Filed: November 26, 2003
    Date of Patent: December 12, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Se So, Dong-Ho Lee, Hyun-Soon Jang
  • Patent number: 6992943
    Abstract: Systems and methods for performing a PASR (partial array self-refresh) operation wherein a refresh operation for recharging stored data is performed on a portion (e.g., ½ ¼, ?, or 1/16) of one or more selected memory banks comprising a cell array in a semiconductor memory device. In one aspect, a PASR operation is performed by (1) controlling the generation of row addresses by a row address counter during a self-refresh operation and (2) controlling a self-refresh cycle generating circuit to adjust the self-refresh cycle output therefrom. The self-refresh cycle is adjusted in a manner that provides a reduction in the current dissipation during the PASR operation. In another aspect, a PASR operation is performed by controlling one or more row addresses corresponding to a partial cell array during a self-refresh operation, whereby a reduction in a self-refresh current dissipation is achieved by blocking the activation of a non-used block of a memory bank.
    Type: Grant
    Filed: October 6, 2004
    Date of Patent: January 31, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyong-Ryol Hwang, Jong-Hyun Choi, Hyun-Soon Jang
  • Patent number: 6980036
    Abstract: In a frequency multiplier and a method of multiplying a frequency of an external clock signal, a data output buffer, and a semiconductor device including the frequency multiplier and the data output buffer, the frequency multiplier receives an external clock signal having a predetermined frequency and outputs an internal clock signal having greater frequency than the predetermined frequency. In the semiconductor device, the data output buffer outputs data tested in response to test data. Therefore, it is possible to test a plurality of memory cells at a time by using a clock signal having a low frequency. In addition, the time and cost required for the test can be greatly reduced, and conventional testing equipment that operates at a relatively low frequency can be effectively used.
    Type: Grant
    Filed: September 25, 2003
    Date of Patent: December 27, 2005
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Kyoung-hwan Kwon, Hyun-soon Jang, Kyu-hyoun Kim
  • Publication number: 20050094631
    Abstract: A memory that includes a plurality of packet pins, a synchronous memory, and a packet controller. The synchronous memory receives address and control signals in synchronization with a clock signal. The packet controller sequentially receives packet data bits through the packet pins in synchronization with the clock signal when a packet enable signal is activated, and converts the inputted packet data into the address and control signals. Specifically, packet data bits that are first inputted through the packet pins represent an operation mode.
    Type: Application
    Filed: September 24, 2004
    Publication date: May 5, 2005
    Inventors: Bok-Gue Park, Dong-Il Seo, Hyun-Soon Jang, Woo-Seop Jeong
  • Publication number: 20050041506
    Abstract: Systems and methods for performing a PASR (partial array self-refresh) operation wherein a refresh operation for recharging stored data is performed on a portion (e.g., ½ ¼, ?, or {fraction (1/16)}) of one or more selected memory banks comprising a cell array in a semiconductor memory device. In one aspect, a PASR operation is performed by (1) controlling the generation of row addresses by a row address counter during a self-refresh operation and (2) controlling a self-refresh cycle generating circuit to adjust the self-refresh cycle output therefrom. The self-refresh cycle is adjusted in a manner that provides a reduction in the current dissipation during the PASR operation. In another aspect, a PASR operation is performed by controlling one or more row addresses corresponding to a partial cell array during a self-refresh operation, whereby a reduction in a self-refresh current dissipation is achieved by blocking the activation of a non-used block of a memory bank.
    Type: Application
    Filed: October 6, 2004
    Publication date: February 24, 2005
    Inventors: Hyong-Ryol Hwang, Jong-Hyun Choi, Hyun-Soon Jang