Patents by Inventor Jae-Yong Jeong

Jae-Yong Jeong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200091021
    Abstract: A semiconductor device includes a semiconductor die, a defect detection structure and an input-output circuit. The semiconductor die includes a central region and a peripheral region surrounding the central region. The peripheral region includes a left-bottom corner region, a left-upper corner region, a right-upper corner region and a right-bottom corner region. The defect detection structure is formed in the peripheral region. The defect detection structure includes a first conduction loop in the left-bottom corner region, a second conduction loop in the right-bottom corner region, a third conduction loop in the left-bottom corner region and the left-upper corner region and a fourth conduction loop in the right-bottom corner region and the right-upper corner region. The input-output circuit is electrically connected to end nodes of the first conduction loop, the second conduction loop, the third conduction loop and the fourth conduction loop.
    Type: Application
    Filed: March 19, 2019
    Publication date: March 19, 2020
    Inventors: Min-Jae Lee, Sang-Lok Kim, Byung-Hoon Jeong, Tae-Sung Lee, Jeong-Don Ihm, Jae-Yong Jeong, Young-Don Choi
  • Patent number: 10573386
    Abstract: To operate a memory device including a plurality of NAND strings, an unselected NAND string among a plurality of NAND strings is floated when a voltage of a selected word line is increased such that a channel voltage of the unselected NAND string is boosted. The channel voltage of the unselected NAND string may be discharged when the voltage of the selected word line is decreased. The load when the voltage of the selected word line increases may be reduced by floating the unselected NAND string to boost the channel voltage of the unselected NAND string together with the increase of the voltage of the selected word line. The load when the voltage of the selected word line is decreased may be reduced by discharging the boosted channel voltage of the unselected NAND string when the voltage of the selected word line is decreased. Through such reduction of the load of the selected word line, a voltage setup time may be reduced and an operation speed of the memory device may be enhanced.
    Type: Grant
    Filed: July 16, 2018
    Date of Patent: February 25, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Wan-Dong Kim, Tae-Hyun Kim, Sang-Wan Nam, Sang-Soo Park, Jae-Yong Jeong
  • Publication number: 20190235580
    Abstract: A glass protective film assembly method for covering a curved surface which protects a display area of a portable device, including a flat display area and a curved display area. The glass protective film assembly for covering the curved surface includes a glass film member having a flat area portion corresponding to the flat display area and a curved area portion corresponding to the curved display area and an adhesive layer adhering the entire area of the lower surface of the glass film member to the display area of the portable display.
    Type: Application
    Filed: April 11, 2019
    Publication date: August 1, 2019
    Inventors: Chanhyun Park, In Su Yoon, Jae Yong Jeong
  • Publication number: 20190239372
    Abstract: A glass protective film assembly for covering a curved surface which protects a display area of a portable device, including a flat display area and a curved display area. The glass protective film assembly for covering the curved surface includes a glass film member having a flat area portion corresponding to the flat display area and a curved area portion corresponding to the curved display area and an adhesive layer adhering the entire area of the lower surface of the glass film member to the display area of the portable display.
    Type: Application
    Filed: April 11, 2019
    Publication date: August 1, 2019
    Inventors: Chanhyun Park, In Su Yoon, Jae Yong Jeong
  • Publication number: 20190035466
    Abstract: To operate a memory device including a plurality of NAND strings, an unselected NAND string among a plurality of NAND strings is floated when a voltage of a selected word line is increased such that a channel voltage of the unselected NAND string is boosted. The channel voltage of the unselected NAND string may be discharged when the voltage of the selected word line is decreased. The load when the voltage of the selected word line increases may be reduced by floating the unselected NAND string to boost the channel voltage of the unselected NAND string together with the increase of the voltage of the selected word line. The load when the voltage of the selected word line is decreased may be reduced by discharging the boosted channel voltage of the unselected NAND string when the voltage of the selected word line is decreased. Through such reduction of the load of the selected word line, a voltage setup time may be reduced and an operation speed of the memory device may be enhanced.
    Type: Application
    Filed: July 16, 2018
    Publication date: January 31, 2019
    Inventors: Wan-Dong KIM, Tae-Hyun KIM, Sang-Wan NAM, Sang-Soo PARK, Jae-Yong JEONG
  • Patent number: 10091341
    Abstract: Provided are a display protector attaching apparatus for a smart device and an attaching method thereof. The display protector attaching apparatus for the smart device of the present invention includes a base portion provided with a receiving groove in which a smart device is received; a cover portion coupled to the base portion to cover the smart device received in the receiving groove; and a lifting supporter detachably coupled to a coupler provided in the base portion to support one side of a display protector attached to the smart device, in which when the lifting supporter is separated from the coupler, the display protector is detached from the display of the smart device placed with a liquid adhesive member to be attached to the display.
    Type: Grant
    Filed: October 11, 2017
    Date of Patent: October 2, 2018
    Assignee: WHITESTONE CO., LTD.
    Inventors: Myong Jin Cha, Jae-yong Jeong, Jin Ho Seok, Han Sung Kim, Soongwon Lee
  • Publication number: 20180024594
    Abstract: Disclosed is a glass protective film for covering a curved surface which protects display areas of a portable display including a flat display area and a curved display area. The glass protective film for covering the curved surface includes a glass film member having a flat area portion corresponding to the flat display area and a curved area portion corresponding to the curved display area and an adhesive layer adhering the entire area of the lower surface of the glass film member to the display area of the portable display.
    Type: Application
    Filed: August 2, 2016
    Publication date: January 25, 2018
    Inventors: CHANHYUN PARK, IN SU YOON, JAE YONG JEONG
  • Patent number: 9817434
    Abstract: A memory system including a controller that generates a processor clock, and a plurality of memory devices each including an internal clock generator that generates an internal clock in synchronization with the processor clock, and a memory that performs a peak current generation operation in synchronization with the internal clock, wherein at least two of the memory devices generate their respective internal clocks at different times such that the corresponding peak current generation operations are performed at different times.
    Type: Grant
    Filed: January 6, 2016
    Date of Patent: November 14, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bo-Geun Kim, Kye-Hyun Kyung, Jae-Yong Jeong, Seung-Hun Choi, Seok-Cheon Kwon, Chul-Ho Lee
  • Patent number: 9685206
    Abstract: A memory device includes a memory cell array having a plurality of memory cells, and a page buffer unit including a plurality of page buffers configured to store a plurality of pieces of data sequentially read from some of the plurality of memory cells at different read voltage levels, respectively, and to perform a logic operation on the plurality of pieces of data, respectively. The memory device further includes a counting unit configured to count the number of memory cells that exist in each of a plurality of sections defined by the different read voltage levels, based on results of the logic operation.
    Type: Grant
    Filed: July 23, 2013
    Date of Patent: June 20, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung-Hoon Choi, Jae-Yong Jeong, Ki-Tae Park
  • Publication number: 20160285501
    Abstract: A multi-band communications module includes a circuit configured to process RF signals having different bands, switches respectively connected between the circuit and at least one of antennas, each switch respectively passing or blocking one of the RF signals; and a connector electrically connecting two switching units transferring or blocking RF signals having different bands, among the switches. Such a module has improved isolation characteristics without substantially reducing the operability and functionality of the multi-band communications module.
    Type: Application
    Filed: March 17, 2016
    Publication date: September 29, 2016
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Jae Yong JEONG, Seong Yeon KIM
  • Patent number: 9396796
    Abstract: A nonvolatile memory device includes an array of nonvolatile memory cells and a plurality of page buffers configured to receive a plurality of pages of data read from the same page in the array using different read voltage conditions. A control circuit is provided, which is electrically coupled to the plurality of page buffers. The control circuit is configured to perform a test operation by driving the plurality of page buffers with control signals that cause generation within the nonvolatile memory device of a string of XOR data bits, which are derived from a comparison of at least two of the multiple pages of data read from the same page of nonvolatile memory cells using the different read voltage conditions. An input/output device is provided, which is configured to output test data derived from the string of XOR data bits to another device located external to the nonvolatile memory device.
    Type: Grant
    Filed: October 28, 2014
    Date of Patent: July 19, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang Hoon Lee, Hyun Seok Kim, Sung-Hwan Bae, Jong-Nam Baek, Jae Yong Jeong
  • Publication number: 20160116939
    Abstract: A memory system including a controller that generates a processor clock, and a plurality of memory devices each including an internal clock generator that generates an internal clock in synchronization with the processor clock, and a memory that performs a peak current generation operation in synchronization with the internal clock, wherein at least two of the memory devices generate their respective internal clocks at different times such that the corresponding peak current generation operations are performed at different times.
    Type: Application
    Filed: January 6, 2016
    Publication date: April 28, 2016
    Inventors: BO-GEUN KIM, KYE-HYUN KYUNG, JAE-YONG JEONG, SEUNG-HUN CHOI, SEOK-CHEON KWON, CHUL-HO LEE
  • Patent number: 9261940
    Abstract: A memory system includes a controller that generates a processor clock, and a plurality of memory devices each including an internal clock generator that generates an internal clock in synchronization with the processor clock, and a memory that performs a peak current generation operation in synchronization with the internal clock, wherein at least two of the memory devices generate their respective internal clocks at different times such that the corresponding peak current generation operations are performed at different times.
    Type: Grant
    Filed: February 15, 2012
    Date of Patent: February 16, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bo-geun Kim, Kye-hyun Kyung, Jae-yong Jeong, Seung-hun Choi, Seok-cheon Kwon, Chul-ho Lee
  • Patent number: 9177660
    Abstract: A method of operating a memory device includes changing a first read voltage, which determines a first voltage state or a second voltage state, to a voltage within a first range and determining the voltage as a first select read voltage, and changing a second read voltage, which is used to determine whether the data stored in the memory cells is a third different voltage state or a fourth different voltage state, to a voltage within a second different range and determining the voltage as a second select read voltage. The first voltage state overlaps the second voltage. The third voltage state overlaps the fourth voltage state. A difference between a voltage at an intersection of the third and fourth voltage states and the second read voltage is greater than a difference between a voltage at an intersection of the first and second voltage states and the first read voltage.
    Type: Grant
    Filed: November 1, 2013
    Date of Patent: November 3, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Jun Yoon, Jae-Yong Jeong, Myung-Hoon Choi, Bo-Geun Kim, Ki-Tae Park
  • Patent number: 9147483
    Abstract: A memory device useable with a memory system includes a voltage generator to a plurality of first candidate voltages and a plurality of second candidate voltages, and an X decoder to sequentially apply each of the plurality of first candidate voltages and each of the plurality of second candidate voltages to one or more cells of a memory cell array, and then to apply one of the plurality of first candidate voltages and one of the plurality of second candidate voltages as a first read voltage and a second voltage, respectively, to read data from the cells of the memory cell array according to a characteristic of the cells of the memory cell array.
    Type: Grant
    Filed: October 31, 2013
    Date of Patent: September 29, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Jun Yoon, Jae-Yong Jeong, Myoung-Hoon Choi, Bo-Geun Kim, Ki-Tae Park
  • Patent number: 9036412
    Abstract: A method of operating a memory device includes applying an initial read voltage to a selected wordline to perform a read operation on memory cells connected to the selected wordline, determining whether a read failure occurs with respect to one or more of the memory cells, upon determining that a read failure has occurred with respect to some of the memory cells, determining threshold voltage distribution information for distinct groups of the memory cells, and determining a new read voltage to be applied to the selected wordline based on the threshold voltage distribution information.
    Type: Grant
    Filed: June 3, 2013
    Date of Patent: May 19, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung-Hoon Choi, Jae-Yong Jeong, Ki-Tae Park
  • Publication number: 20150070997
    Abstract: A nonvolatile memory device includes an array of nonvolatile memory cells and a plurality of page buffers configured to receive a plurality of pages of data read from the same page in the array using different read voltage conditions. A control circuit is provided, which is electrically coupled to the plurality of page buffers. The control circuit is configured to perform a test operation by driving the plurality of page buffers with control signals that cause generation within the nonvolatile memory device of a string of XOR data bits, which are derived from a comparison of at least two of the multiple pages of data read from the same page of nonvolatile memory cells using the different read voltage conditions. An input/output device is provided, which is configured to output test data derived from the string of XOR data bits to another device located external to the nonvolatile memory device.
    Type: Application
    Filed: October 28, 2014
    Publication date: March 12, 2015
    Inventors: Sang Hoon Lee, Hyun Seok Kim, Sung-Hwan Bae, Jong-Nam Baek, Jae Yong Jeong
  • Patent number: 8971110
    Abstract: A method is provided for programming a multi-level cell flash memory device. The programming method includes programming a first memory cell of the multi-level call flash memory device to one of first through i-th program states, wherein i is a positive integer, by applying a first program pulse to the first memory cell in a first type programming operation, and programming a second memory cell to one of i+1-th through j-th program states, wherein j is an integer equal to or greater than three, by applying a second program pulse to the second memory cell in a second type programming operation. At least one of a second step voltage, a second bit-line forcing voltage and a second verification operation of the second type programming operation is different from a first step voltage, a first bit-line forcing voltage, and a first verification operation of the first type programming operation, respectively.
    Type: Grant
    Filed: June 27, 2012
    Date of Patent: March 3, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Soo Park, Jae-Yong Jeong
  • Patent number: RE45577
    Abstract: A flash memory management method is provided. According to the method, when a request to write the predetermined data to a page to which data has been written is made, the predetermined data is written to a log block corresponding to a data block containing the page. When a request to write the predetermined data to the page again is received, the predetermined data is written to an empty free page in the log block. Even if the same page is requested to be continuously written to, the management method allows this to be processed in one log block, thereby improving the effectiveness in the use of flash memory resources.
    Type: Grant
    Filed: June 2, 2011
    Date of Patent: June 23, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bum-soo Kim, Gui-Yong Lee, Jong-Min Kim, Ji-hyun In, Je-sung Kim, Sam-hyuk Noh, Sang-lyul Min, Dong-hee Lee, Jae-yong Jeong, Yoo-kun Cho, Jong-moo Choi
  • Patent number: RE46404
    Abstract: A flash memory management method is provided. According to the method, when a request to write the predetermined data to a page to which data has been written is made, the predetermined data is written to a log block corresponding to a data block containing the page. When a request to write the predetermined data to the page again is received, the predetermined data is written to an empty free page in the log block. Even if the same page is requested to be continuously written to, the management method allows this to be processed in one log block, thereby improving the effectiveness in the use of flash memory resources.
    Type: Grant
    Filed: February 23, 2015
    Date of Patent: May 16, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Bum-Soo Kim, Gui-Young Lee, Jong-Min Kim, Ji-Hyun In, Je-Sung Kim, Sam-Hyuk Noh, Sang-Lyul Min, Dong-Hee Lee, Jae-Yong Jeong, Yoo-Kun Cho, Jong-Moo Choi