Patents by Inventor Jae Yun Yi

Jae Yun Yi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140293672
    Abstract: This patent document relates to memory circuits or devices and their applications in electronic devices or systems. The disclosed technology in this patent document includes memory circuits or devices and their applications in electronic devices or systems and various implementations of an electronic device in which an electronic device capable of reducing an area, improving device characteristics due to a reduction in the resistance of a switching transistor, simplifying the process, and reducing a cost is provided. In accordance with the electronic device of this patent document, an area can be reduced, device characteristics can be improved due to a reduction in the resistance of the switching transistor, the process can be simplified, and a cost can be reduced.
    Type: Application
    Filed: March 21, 2014
    Publication date: October 2, 2014
    Applicant: SK HYNIX INC.
    Inventors: Jae-Yun Yi, Sung-Woong Chung, Seok-Pyo Song
  • Patent number: 8847188
    Abstract: A switching device includes a first electrode, a bipolar tunneling layer, and a second electrode. The bipolar tunneling layer is formed on the first electrode and includes a plurality of dielectric layers having different dielectric constants. The second electrode is formed on the bipolar tunneling layer.
    Type: Grant
    Filed: August 15, 2013
    Date of Patent: September 30, 2014
    Assignee: SK Hynix Inc.
    Inventors: Yun-Taek Hwang, Jae-Yun Yi
  • Publication number: 20140254239
    Abstract: Devices and methods based on disclosed technology include, among others, an electronic device capable of improving a signal transfer characteristic and a method for fabricating the same. Specifically, an electronic device in one implementation includes a plurality of buried gates formed in a substrate, open parts formed in the substrate on both sides of the buried gate, isolation layers each formed between a sidewall of the open part and a sidewall of the buried gate, source/drain regions formed in the substrate under the respective open parts, and contact plugs buried in the respective open parts.
    Type: Application
    Filed: December 30, 2013
    Publication date: September 11, 2014
    Applicant: SK HYNIX INC.
    Inventors: Seok-Pyo Song, Jae-Yun Yi, Se-Dong Kim
  • Patent number: 8754394
    Abstract: A variable resistive memory device includes a bit line, a word line, first electrodes and second electrodes, which are respectively arrayed in different directions, wherein a unit cell including a variable resistive material layer interposed between the first electrode and the second electrode is located at every intersection between the first electrode and the second electrode.
    Type: Grant
    Filed: August 27, 2012
    Date of Patent: June 17, 2014
    Assignee: SK Hynix Inc.
    Inventors: Jae-Yun Yi, Seok-Pyo Song
  • Publication number: 20130328006
    Abstract: A switching device includes a first electrode, a bipolar tunneling layer, and a second electrode. The bipolar tunneling layer is formed on the first electrode and includes a plurality of dielectric layers having different dielectric constants. The second electrode is formed on the bipolar tunneling layer.
    Type: Application
    Filed: August 15, 2013
    Publication date: December 12, 2013
    Applicant: SK hynix Inc.
    Inventors: Yun-Taek HWANG, Jae-Yun YI
  • Publication number: 20130288391
    Abstract: A variable resistance memory device includes vertical electrodes vertically projecting from a substrate, first horizontal electrodes stacked along the vertical electrodes, second horizontal electrodes stacked along the vertical electrodes, and a variable resistance layer interposed between the vertical electrodes and the first and second horizontal electrodes, wherein the first and second horizontal electrodes are arranged in directions crossing with each other.
    Type: Application
    Filed: January 3, 2013
    Publication date: October 31, 2013
    Applicant: SK HYNIX INC.
    Inventors: Sang-Keum LEE, Jae-Yun YI, Dong-Hee SON
  • Publication number: 20130248802
    Abstract: A variable resistive memory device includes a bit line, a word line, first electrodes and second electrodes, which are respectively arrayed in different directions, wherein a unit cell including a variable resistive material layer interposed between the first electrode and the second electrode is located at every intersection between the first electrode and the second electrode.
    Type: Application
    Filed: August 27, 2012
    Publication date: September 26, 2013
    Inventors: Jae-Yun YI, Seok-Pyo SONG
  • Publication number: 20130248799
    Abstract: A variable resistance memory device includes first electrodes, dielectric layer patterns vertically projecting from the first electrodes, variable resistance layer patterns surrounding side surfaces of the dielectric layer patterns and connected with the first electrodes, and second electrodes formed over the dielectric layer patterns and connected with the variable resistance layer patterns.
    Type: Application
    Filed: January 8, 2013
    Publication date: September 26, 2013
    Applicant: SK hynix Inc.
    Inventors: Seok-Pyo SONG, Jin-Won PARK, Jae-Yun YI, Sang-Keum LEE, Dong-Hee SON
  • Publication number: 20130248798
    Abstract: A variable resistance memory device includes active regions defined by an isolation layer in a semiconductor substrate, trenches in the semiconductor substrate, which extend in a direction crossing the active regions, junction regions formed in the active regions on both sides of the trenches, and variable resistance patterns interposed between the word lines and the junction regions.
    Type: Application
    Filed: September 14, 2012
    Publication date: September 26, 2013
    Inventors: Jae-Yun YI, Seok-Pyo SONG, Seung-Hwan LEE
  • Patent number: 8513635
    Abstract: A switching device includes a first electrode, a bipolar tunneling layer, and a second electrode. The bipolar tunneling layer is formed on the first electrode and includes a plurality of dielectric layers having different dielectric constants. The second electrode is formed on the bipolar tunneling layer.
    Type: Grant
    Filed: December 30, 2010
    Date of Patent: August 20, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Yun-Taek Hwang, Jae-Yun Yi
  • Publication number: 20130170282
    Abstract: A variable resistance memory device includes: first and second structures that each include a first electrode, a second electrode, and a variable resistance material layer interposed between the first and second electrodes and configured to switch between different resistance states depending on a voltage applied across the variable resistance material layer; and a material layer interposed between the first and second structures and configured to pass a bidirectional current according to a voltage applied across the material layer. The first and second structures are symmetrical with respect to the material layer.
    Type: Application
    Filed: August 28, 2012
    Publication date: July 4, 2013
    Inventor: Jae-Yun YI
  • Publication number: 20130026435
    Abstract: A switching device that provides bipolar current paths and a resistance change memory device using the switching device. The switching device includes a first electrode, a second electrode, and an amorphous carbon layer interposed between the first electrode and the second electrode and configured to control a bipolar current to flow therethrough in response to a voltage applied between the first electrode and the second electrode.
    Type: Application
    Filed: December 21, 2011
    Publication date: January 31, 2013
    Inventors: Jae-Yun Yi, Sung-Woong Chung, Yun-Taek Hwang, Hyun-Sang Hwang, Ju-Bong Park
  • Publication number: 20130026437
    Abstract: A method for fabricating a resistance variable memory device, includes: providing a substrate having first contacts and second contacts, where the second contacts do not overlap the first contacts; forming a line pattern over the substrate, the line pattern overlapping a first line and including a stacked structure of a first electrode, a resistor, and a second electrode; forming a first contact hole to expose the second contact; forming an insulating spacer on a sidewall of the first contact hole; forming a third contact to fill the first contact hole having the insulating spacer formed therein; and forming a third electrode over the third contact such that the third electrode overlaps a second line extending in a second direction and is cut open over the first contact, where the first and second contacts are alternately arranged on the second line.
    Type: Application
    Filed: December 28, 2011
    Publication date: January 31, 2013
    Inventors: Seok-Pyo SONG, Sung-Woong Chung, Jae-Yun Yi, Hye-Jung Choi
  • Publication number: 20120068137
    Abstract: A switching device includes a first electrode, a bipolar tunneling layer, and a second electrode. The bipolar tunneling layer is formed on the first electrode and includes a plurality of dielectric layers having different dielectric constants. The second electrode is formed on the bipolar tunneling layer.
    Type: Application
    Filed: December 30, 2010
    Publication date: March 22, 2012
    Inventors: Yun-Taek Hwang, Jae-Yun Yi
  • Publication number: 20120012944
    Abstract: A semiconductor device includes a memory block including a transistor region and a memory region. A variable resistance layer of the memory region acts as a gate insulating layer in the transistor region.
    Type: Application
    Filed: December 30, 2010
    Publication date: January 19, 2012
    Inventor: Jae-Yun YI
  • Patent number: 7674693
    Abstract: A method forming a semiconductor device includes forming a domed gate oxide film to relieve stress resulting from a thermal expansion rate difference of an oxide film and silicon film during a subsequent thermal process and preventing leakage current between source/drain regions through thickness regulation of the gate oxide film to improve refresh characteristics.
    Type: Grant
    Filed: June 8, 2006
    Date of Patent: March 9, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jae Yun Yi
  • Publication number: 20090224297
    Abstract: The semiconductor device includes a lower device isolation structure formed in a semiconductor substrate to define an active region. The lower device isolation structure has a first compressive stress. An upper device isolation structure is disposed over the lower device isolation structure. The upper device isolation structure has a second compressive stress greater than the first compressive stress. A gate structure is disposed over the active region between the neighboring upper device isolation structures.
    Type: Application
    Filed: May 7, 2009
    Publication date: September 10, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventor: Jae Yun YI
  • Patent number: 7541259
    Abstract: The semiconductor device includes a lower device isolation structure formed in a semiconductor substrate to define an active region. The lower device isolation structure has a first compressive stress. An upper device isolation structure is disposed over the lower device isolation structure. The upper device isolation structure has a second compressive stress greater than the first compressive stress. A gate structure is disposed over the active region between the neighboring upper device isolation structures.
    Type: Grant
    Filed: December 29, 2006
    Date of Patent: June 2, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jae Yun Yi
  • Publication number: 20090108329
    Abstract: A non-volatile semiconductor device includes a tunnel insulating film including a ridge and a valley, and a nano floating gate including a nano dot. The ridge and the valley are alternately arranged by a given interval. The nano dot is disposed over the valley of the tunnel insulating film.
    Type: Application
    Filed: December 31, 2007
    Publication date: April 30, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventor: Jae Yun YI
  • Publication number: 20080017929
    Abstract: The semiconductor device includes a lower device isolation structure formed in a semiconductor substrate to define an active region. The lower device isolation structure has a first compressive stress. An upper device isolation structure is disposed over the lower device isolation structure. The upper device isolation structure has a second compressive stress greater than the first compressive stress. A gate structure is disposed over the active region between the neighboring upper device isolation structures.
    Type: Application
    Filed: December 29, 2006
    Publication date: January 24, 2008
    Applicant: Hynix Semiconductor Inc.
    Inventor: Jae Yun Yi