Patents by Inventor James D. Burnett

James D. Burnett has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20020103959
    Abstract: A memory system (200) has an array of addressable storage elements (210) arranged in a plurality of rows and a plurality of columns, and decoding circuitry (220, 230) coupled to the array of addressable storage elements (210). The decoding circuitry (220, 230), in response to decoding a first address, accesses a first storage element of a first row of the plurality of rows, and, in response to decoding a second address consecutive to the first address, accesses a second storage element of a second row of the plurality of rows. The second row of the plurality of rows is different from the first row of the plurality of rows. By implementing a memory system wherein consecutive addresses correspond to storage elements of different rows, read disturb stresses along a single row can be minimized.
    Type: Application
    Filed: January 30, 2001
    Publication date: August 1, 2002
    Inventors: Frank K. Baker, James D. Burnett, Thomas Jew
  • Patent number: 5541132
    Abstract: An insulated gate field effect transistor (10) having an reduced gate to drain capacitance and a method of manufacturing the field effect transistor (10). A dopant well (13) is formed in a semiconductor material (11). A gate oxide layer (26) is formed on the dopant well (13) wherein the gate oxide layer (26) and a gate structure (41) having a gate contact portion (43) and a gate extension portion (44). The gate contact portion (43) permits electrical contact to the gate structure (41), whereas the gate extension portion (44) serves as the active gate portion. A portion of the gate oxide (26) adjacent the gate contact portion (43) is thickened to lower a gate to drain capacitance of the field effect transistor (10) and thereby increase a bandwidth of the insulated gate field effect transistor (10).
    Type: Grant
    Filed: March 21, 1995
    Date of Patent: July 30, 1996
    Assignee: Motorola, Inc.
    Inventors: Robert B. Davies, Vida Ilderem, Mark D. Griswold, Diann Dow, James E. Prendergast, Iksung Lim, Juan Buxo, Richard D. Sivan, James D. Burnett, Frank K. Baker
  • Patent number: 4141322
    Abstract: An animal collar has a strip of synthetic resin containing a solid pesticidal composition laced through loops on the exposed surface of a leather, plastic or the like, strap which has a surface to be disposed against the animal's neck which is impervious to the pesticide and prevents it from contacting the animal's skin.
    Type: Grant
    Filed: April 8, 1977
    Date of Patent: February 27, 1979
    Inventors: Mack N. Evans, James D. Burnett