Patents by Inventor Jan Mulder

Jan Mulder has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050162299
    Abstract: An analog to digital converter includes a resistive ladder outputting a plurality of reference voltages and a coarse ADC receiving the reference voltages and a voltage input. A plurality of coarse comparators receive an output of the coarse ADC. A switch matrix receives an output of the coarse ADC and the reference voltages. The switch matrix inputs a plurality of control signals for selecting at least two voltage subranges. A fine ADC receives the two voltage subranges and the voltage input. A plurality of fine comparators receive an output of the fine ADC. An encoder converts outputs of the coarse and fine comparators to a digital representation of the voltage input. The voltage subranges are adjacent. Each control signal includes a plurality of control lines for controlling corresponding switches. The switches are field effect transistors.
    Type: Application
    Filed: March 21, 2005
    Publication date: July 28, 2005
    Inventor: Jan Mulder
  • Publication number: 20050140446
    Abstract: Provided is a circuit to perform single-ended to differential conversion while providing common-mode voltage control. The circuit includes a converter to convert a single-ended signal to a differential signal and a stabilizing circuit adapted to receive the differential signal. The stabilizing circuit includes a sensor configured to sense a common-mode voltage level of the differential signal and a comparator having an output port coupled to the converter. The comparator is configured to compare the differential signal common-mode voltage level with a reference signal common-mode voltage level and produce an adjusting signal based upon the comparison. The adjusting signal is applied to the converter via the output port and is operative to adjust a subsequent common-mode voltage level of the differential signal.
    Type: Application
    Filed: February 17, 2005
    Publication date: June 30, 2005
    Applicant: Broadcom Corporation
    Inventors: Jan Mulder, Marcel Lugthart, Chi-Hung Lin
  • Publication number: 20050109912
    Abstract: This invention relates to elementary and complex coupling devices. In particular, such coupling devices may be used for supporting radar, antenna or optical sensor equipment, notably on vessels. The invention is an elementary coupling device comprising a means for stiffening the elementary coupling device against torsion. Means are provided for linking the stiffening means for stiffening to a second object to be coupled. First hinging means for hinging each linking means directly or indirectly on the second object to be coupled at two separate points. Two second hinging means for hinging the means for stiffening on each means for linking at two separate points. Hinging means for hinging the stiffening means are provided directly or indirectly on a first object to be coupled at two separate points. A complex coupling device comprising three of these elementary coupling devices.
    Type: Application
    Filed: November 20, 2003
    Publication date: May 26, 2005
    Inventor: Jan Mulder
  • Publication number: 20050109000
    Abstract: A rod for rotating rod-bands for agricultural machines, and a method of making the same, are provided. The rod comprises a rod body and metallic securement pieces serving for placement on flexible, pull-resistant belts. The securement piece has a first, flat length section secured to one of the belts by rivets or the like, and a second length section with a sleeve-like configuration for accommodating the rod body.
    Type: Application
    Filed: February 27, 2004
    Publication date: May 26, 2005
    Inventor: Jan Mulder
  • Publication number: 20050093643
    Abstract: A programmable gain attenuator includes a termination resistor. A first termination switch connects one side of the termination resistor to a first output. A second termination switch connects another side of the termination resistor to a second output. A first resistor ladder is arranged between a first input and the first side of the termination resistor. A first plurality of switches connect a corresponding tap from the first resistor ladder to the first output. A second resistor ladder is arranged between a second input and the second side of the termination resistor. A second plurality of switches connect a corresponding tap from the second resistor ladder to the second output. A first switch of the first plurality of switches is turned on, followed by a second switch of first plurality of switches turned off, followed by a third switch of first plurality of switches turned on.
    Type: Application
    Filed: October 29, 2003
    Publication date: May 5, 2005
    Inventors: Jan Westra, Jan Mulder
  • Publication number: 20050093644
    Abstract: A programmable gain attenuator includes a termination resistor. A first termination switch connects one side of the termination resistor to a first output. A second termination switch connects another side of the termination resistor to a second output. A first resistor ladder is arranged between a first input and the first side of the termination resistor. A first plurality of switches connect a corresponding tap from the first resistor ladder to the first output. A second resistor ladder is arranged between a second input and the second side of the termination resistor. A second plurality of switches connect a corresponding tap from the second resistor ladder to the second output. A first switch of the first plurality of switches is turned on, followed by a second switch of first plurality of switches turned off, followed by a third switch of first plurality of switches turned on.
    Type: Application
    Filed: April 23, 2004
    Publication date: May 5, 2005
    Applicant: Broadcom Corporation
    Inventors: Jan Westra, Jan Mulder, Franciscus van der Goes
  • Patent number: 6888483
    Abstract: An input stage includes a plurality of arrays of autozero amplifiers arranged in series in each array, wherein each autozero amplifier receives an output of a preceding autozero amplifier, wherein a first autozero amplifier in each array amplifiers receives an input signal and a corresponding reference voltage at its inputs, and wherein at least one of the autozero amplifiers includes a circuit that receives the signal corresponding to the output signal, the circuit substantially passing the signal corresponding to the output signal and the reference voltages to the amplifiers during the clock phase ?2 and substantially rejecting the signal corresponding to the output signal during the clock phase ?1.
    Type: Grant
    Filed: July 20, 2004
    Date of Patent: May 3, 2005
    Assignee: Broadcom Corporation
    Inventor: Jan Mulder
  • Patent number: 6876318
    Abstract: A method for reducing bit errors in an analog to digital converter having an array of comparators. The outputs of first and second comparators are received as in inputs to an Exclusive OR gate. The first and second comparators are separated in the array by a third comparator. The output of the Exclusive OR gate is used to determine if the third comparator is in a metastable condition. If the third comparator is in a metastable condition, the bias current of the latch circuit of the third comparator is increased to increase the rate at which the third comparator transitions to a steady state.
    Type: Grant
    Filed: March 12, 2004
    Date of Patent: April 5, 2005
    Assignee: Broadcom Corporation
    Inventors: Jan Mulder, Franciscus M. L. van der Goes
  • Publication number: 20050068216
    Abstract: A voltage interpolation circuit includes a resistive ladder connected between ground and a voltage input and having a plurality of resistors with voltage taps between the resistors. An amplifier (optionally) has first and second capacitors connected together at their respective first terminals and to an input of the amplifier. A first plurality of switches connect respective taps to a second terminal of the first capacitor. A second plurality of switches connect the respective taps to a second terminal of the second capacitor. An output voltage is interpolated by controlling the first and second pluralities of switches.
    Type: Application
    Filed: August 26, 2004
    Publication date: March 31, 2005
    Applicant: Broadcom Corporation
    Inventors: Jan Mulder, Franciscus Maria Leonardus Goes, Jan Westra, Rudy Plassche
  • Patent number: 6873210
    Abstract: Provided is a circuit to perform single-ended to differential conversion while providing common-mode voltage control. The circuit includes a converter to convert a single-ended signal to a differential signal and a stabilizing circuit adapted to receive the differential signal. The stabilizing circuit includes a sensor configured to sense a common-mode voltage level of the differential signal and a comparator having an output port coupled to the converter. The comparator is configured to compare the differential signal common-mode voltage level with a reference signal common-mode voltage level and produce an adjusting signal based upon the comparison. The adjusting signal is applied to the converter via the output port and is operative to adjust a subsequent common-mode voltage level of the differential signal.
    Type: Grant
    Filed: March 4, 2004
    Date of Patent: March 29, 2005
    Assignee: Broadcom Corporation
    Inventors: Jan Mulder, Marcel Lugthart, Chi-Hung Lin
  • Patent number: 6867621
    Abstract: A differential line driver includes first, second, third and fourth cascode transistors connected in parallel, wherein drains of the first and third transistors are connected to a negative output of the differential line driver, and wherein drains of the second and fourth transistors are connected to a positive output of the differential line driver. First, second, third and fourth switching transistors are connected in series with corresponding first, second, third and fourth cascode transistors and driven by a data signal. First and second compound transistors inputting a class AB operation signal at their gates, wherein the first compound transistor is connected to sources of the first and second switching transistors, and wherein the second compound transistor is connected to sources of the third and fourth switching transistors.
    Type: Grant
    Filed: November 25, 2003
    Date of Patent: March 15, 2005
    Assignee: Broadcom Corporation
    Inventors: Jan Mulder, Yee Ling Cheung
  • Publication number: 20050035810
    Abstract: A differential multiplexer includes a plurality of multiplexing circuits. Each multiplexing circuit inputs a corresponding differential input signal including a positive input signal and a negative input signal, and outputs positive and negative output signals. Each multiplexing circuit includes first, second, third and fourth transistors. The first and second transistors input the positive input signal. The third and fourth transistors input the negative input signal. Outputs of the first and third transistors are connected to the positive output signal. Outputs of the second and fourth transistors are connected to the negative output signal. The positive and negative output signals are controlled using gate voltages on the first and fourth transistors. The second and third transistors are turned off when the differential multiplexer is in use. The transistors are cross-coupled to make leakage between the positive and negative input signals common mode in the positive and negative output signals.
    Type: Application
    Filed: September 30, 2004
    Publication date: February 17, 2005
    Applicant: Broadcom Corporation
    Inventors: Jan Mulder, Franciscus Maria Leonardus van der Goes
  • Publication number: 20040257255
    Abstract: An input stage includes a plurality of arrays of autozero amplifiers arranged in series in each array, wherein each autozero amplifier receives an output of a preceding autozero amplifier, wherein a first autozero amplifier in each array amplifiers receives an input signal and a corresponding reference voltage at its inputs, and wherein at least one of the autozero amplifiers includes a circuit that receives the signal corresponding to the output signal, the circuit substantially passing the signal corresponding to the output signal and the reference voltages to the amplifiers during the clock phase &phgr;2 and substantially rejecting the signal corresponding to the output signal during the clock phase &phgr;1.
    Type: Application
    Filed: July 20, 2004
    Publication date: December 23, 2004
    Applicant: Broadcom Corporation
    Inventor: Jan Mulder
  • Patent number: 6831585
    Abstract: An analog to digital converter includes a first amplifier array connected to taps from a reference ladder, a second amplifier array, wherein each amplifier in the first amplifier array is connected to only two amplifiers of the second amplifier array, a third amplifier array, wherein each amplifier in the second amplifier array is connected to only two amplifiers of the third amplifier array, and an encoder connected to outputs of the third amplifier array that converts the outputs to an N-bit digital signal.
    Type: Grant
    Filed: October 15, 2003
    Date of Patent: December 14, 2004
    Assignee: Broadcom Corporation
    Inventors: Jan Mulder, Christopher Michael Ward
  • Patent number: 6788238
    Abstract: An analog to digital converter includes a reference ladder, a track-and-hold amplifier tracking an input signal with its output signal during the phase &phgr;1 and holding a sampled value during, a coarse analog to digital converter having a plurality of coarse amplifiers each inputting a corresponding tap from the reference ladder and the output signal, a fine analog-to-digital converter having a plurality of fine amplifiers inputting corresponding taps from the reference ladder and the output signal, the taps selected based on outputs of the coarse amplifiers, a clock having phases &phgr;1 and &phgr;2, a circuit responsive to the clock that receives the output signal, the circuit substantially passing the output signal and the corresponding taps to the fine amplifiers during the phase &phgr;2 and substantially rejecting the output signal and the corresponding taps during the phase &phgr;1, and an encoder converting outputs of the coarse and fine amplifiers to an N-bit digital signal representing the input s
    Type: Grant
    Filed: October 21, 2003
    Date of Patent: September 7, 2004
    Assignee: Broadcom Corporation
    Inventor: Jan Mulder
  • Publication number: 20040169597
    Abstract: A method for reducing bit errors in an analog to digital converter having an array of comparators. The outputs of first and second comparators are received as in inputs to an Exclusive OR gate. The first and second comparators are separated in the array by a third comparator. The output of the Exclusive OR gate is used to determine if the third comparator is in a metastable condition. If the third comparator is in a metastable condition, the bias current of the latch circuit of the third comparator is increased to increase the rate at which the third comparator transitions to a steady state.
    Type: Application
    Filed: March 12, 2004
    Publication date: September 2, 2004
    Inventors: Jan Mulder, Franciscus M.L. van der Goes
  • Patent number: 6784818
    Abstract: An N-bit analog to digital converter includes a reference ladder connected to an imput voltage at one end, and to ground at another end, an array of differential amplifiers whose differential inputs are connected to taps from the reference ladder, wherein each amplifier has a first differential input connected to the same tap as a neighboring amplifier, and a second differential imput shifted one tap from the neighboring amplifier, and an encoder that converts outputs the array to an N-bit output.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: August 31, 2004
    Assignee: Broadcom Corporation
    Inventor: Jan Mulder
  • Publication number: 20040164770
    Abstract: Provided is a circuit to perform single-ended to differential conversion while providing common-mode voltage control. The circuit includes a converter to convert a single-ended signal to a differential signal and a stabilizing circuit adapted to receive the differential signal. The stabilizing circuit includes a sensor configured to sense a common-mode voltage level of the differential signal and a comparator having an output port coupled to the converter. The comparator is configured to compare the differential signal common-mode voltage level with a reference signal common-mode voltage level and produce an adjusting signal based upon the comparison. The adjusting signal is applied to the converter via the output port and is operative to adjust a subsequent common-mode voltage level of the differential signal.
    Type: Application
    Filed: March 4, 2004
    Publication date: August 26, 2004
    Applicant: Broadcom Corporation
    Inventors: Jan Mulder, Marcel Lugthart, Chi-Hung Lin
  • Publication number: 20040155807
    Abstract: An N-bit analog to digital converter includes a reference ladder, a track-and-hold amplifier connected to an input voltage, a coarse ADC amplifier connected to a coarse capacitor at its input and having a coarse ADC reset switch controlled by a first clock phase of a two-phase clock, a fine ADC amplifier connected to a fine capacitor at its input and having a fine ADC reset switch controlled by a second clock phase of the two-phase clock, a switch matrix that selects a voltage subrange from the reference ladder for use by the fine ADC amplifier based on an output ofthe coarse ADC amplifier, and wherein the coarse capacitor is charged to a coarse reference ladder voltage during the first clock phase and connected to the T/H output during the second clock phase, wherein the fine capacitor is connected to a voltage subrange during the first clock phase and to the T/H output during the second clock phase, and an encoder that converts outputs of the coarse and fine ADC amplifiers to an N-bit output.
    Type: Application
    Filed: July 24, 2003
    Publication date: August 12, 2004
    Applicant: Broadcom Corporation
    Inventors: Franciscus Maria Leonardus van der Goes, Jan Mulder, Christopher Michael Ward, Jan Roelof Westra, Rudy van de Plassche, Marcel Lugthart
  • Publication number: 20040150544
    Abstract: An N-bit analog to digital converter includes a reference ladder connected to an input voltage at one end, and to ground at another end, an array of differential amplifiers whose differential inputs are connected to taps from the reference ladder, wherein each amplifier has a first differential input connected to the same tap as a neighboring amplifier, and a second differential input shifted by one tap from the neighboring amplifier, and an encoder that converts outputs of the array to an N-bit output.
    Type: Application
    Filed: December 31, 2003
    Publication date: August 5, 2004
    Applicant: Broadcom Corporation
    Inventor: Jan Mulder