Patents by Inventor Jean-Jacques Lecler

Jean-Jacques Lecler has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8316171
    Abstract: Quality-of-Servitrce (QoS) is an important system-level requirement in the design and implementation of on-chip networks. QoS requirements can be implemented in an on-chip-interconnect by providing for at least two signals indicating priority at a transaction-level interface where one signal transfers information in-band with the transaction and the other signal transfers information out-of-band with the transaction. The signals can be processed by the on-chip-interconnect to deliver the required QoS. In addition, the disclosed embodiments can be extended to a Network-on-Chip (NoC).
    Type: Grant
    Filed: July 13, 2010
    Date of Patent: November 20, 2012
    Assignee: Arteris S.A.
    Inventors: Philippe Boucard, Philippe Martin, Jean-Jacques Lecler
  • Publication number: 20120290810
    Abstract: Memory transactions that are issued just in time have deterministic response delay. By measuring an actual delay and comparing it to an expected delay a memory scheduler can determine whether it is issuing transaction requests too early and can thereby automatically adapt the issue of transaction requests by delaying future transaction requests to be just in time.
    Type: Application
    Filed: April 18, 2012
    Publication date: November 15, 2012
    Inventors: Jean-Jacques Lecler, Philippe Boucard, Jonah Proujansky-Bell
  • Publication number: 20110302345
    Abstract: Quality-of-Service (QoS) is an important system-level requirement in the design and implementation of on-chip networks. QoS requirements can be implemented in an on-chip-interconnect by providing for at least two signals indicating priority at a transaction-level interface where one signal transfers information in-band with the transaction and the other signal transfers information out-of-band with the transaction. The signals can be processed by the on-chip-interconnect to deliver the required QoS. In addition, the disclosed embodiments can be extended to a Network-on-Chip (NoC).
    Type: Application
    Filed: July 13, 2010
    Publication date: December 8, 2011
    Inventors: Philippe Boucard, Philippe Martin, Jean-Jacques Lecler
  • Publication number: 20110085550
    Abstract: Packet format configurability is extended for packets transported on physical links of an Intellectual Property (IP) core interconnect by using at least two independent parameters: one parameter governing data-width and one parameter governing latency penalty. The at least two independent parameters allow creation of transport protocol packets without additional latency insertion, which is useful for low-latency applications. The at least two independent parameters also allow creation of narrow packets with multi-cycle additional latency, which is useful for latency tolerant, area sensitive applications.
    Type: Application
    Filed: October 14, 2009
    Publication date: April 14, 2011
    Inventors: Jean-Jacques Lecler, Philippe Boucard
  • Patent number: 7148728
    Abstract: Digitally controlled delay device, including a plurality of fine delay elements and a plurality of coarse delay elements, capable of delaying a signal generated by the device, by a fine or coarse delay respectively, the fine delay elements having delay times of between 60 and 170% of the mean of the fine delays and the sum of the fine delay times being greater than or equal to at least one coarse delay.
    Type: Grant
    Filed: October 1, 2004
    Date of Patent: December 12, 2006
    Assignee: Arteris
    Inventors: Luc Montperrus, Philippe Boucard, Jean-Jacques Lecler
  • Publication number: 20050104644
    Abstract: Digitally controlled delay device, including a plurality of fine delay elements and a plurality of coarse delay elements, capable of delaying a signal generated by the device, by a fine or coarse delay respectively, the fine delay elements having delay times of between 60 and 170% of the mean of the fine delays and the sum of the fine delay times being greater than or equal to at least one coarse delay.
    Type: Application
    Filed: October 1, 2004
    Publication date: May 19, 2005
    Inventors: Luc Montperrus, Philippe Boucard, Jean-Jacques Lecler
  • Publication number: 20050025169
    Abstract: Method of triggering the forwarding of a message in a device including an autonomous switching means including at least one input including a storage means provided with an input and an output. In this process, a coefficient representative of the ratio of the input clock gating frequency and output clock gating frequency is formulated, the quantity of data stored in the storage means of the input at which the said message arrives is compared with the product of the coefficient and of the length of the message, and the triggering is decided when the quantity of data stored in the storage means of the input at which the message arrives is greater than the product of the coefficient times the length of the message.
    Type: Application
    Filed: July 16, 2004
    Publication date: February 3, 2005
    Inventors: Cesar Douady, Jean-Jacques Lecler