Patents by Inventor Jeffrey A. Shields

Jeffrey A. Shields has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6774432
    Abstract: A method of protecting a SONOS flash memory cell from UV-induced charging, including fabricating a SONOS flash memory cell in a semiconductor device; and depositing over the SONOS flash memory cell at least one UV-protective layer, the UV-protective layer including a substantially UV-opaque material. A SONOS flash memory device, including a SONOS flash memory cell; and at least one UV-protective layer, in which the UV-protective layer comprises a substantially UV-opaque material, is provided. In one embodiment, the device includes a substantially UV-opaque contact cap layer.
    Type: Grant
    Filed: February 5, 2003
    Date of Patent: August 10, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Minh V. Ngo, Tazrien Kamal, Mark T. Ramsbey, Arvind Halliyal, Jaeyong Park, Ning Cheng, Jeff P. Erhardt, Clarence B. Ferguson, Jeffrey A. Shields, Angela T. Hui, Robert A. Huertas, Tyagamohan Gottipati
  • Publication number: 20040151025
    Abstract: A method of protecting a SONOS flash memory cell from UV-induced charging, including fabricating a SONOS flash memory cell in a semiconductor device; and depositing over the SONOS flash memory cell at least one UV-protective layer, the UV-protective layer including a substantially UV-opaque material. A SONOS flash memory device, including a SONOS flash memory cell; and at least one UV-protective layer, in which the UV-protective layer comprises a substantially UV-opaque material, is provided. In one embodiment, the device includes a substantially UV-opaque contact cap layer.
    Type: Application
    Filed: February 5, 2003
    Publication date: August 5, 2004
    Inventors: Minh V. Ngo, Tazrien Kamal, Mark T. Ramsbey, Arvind Halliyal, Jaeyong Park, Ning Cheng, Jeff P. Erhardt, Clarence B. Ferguson, Jeffrey A. Shields, Angela T. Hui, Robert A. Huertas, Tyagamohan Gottipati
  • Patent number: 6709924
    Abstract: For fabricating a shallow trench isolation structure, a notched masking structure is formed over an active area of a semiconductor substrate. A shallow trench opening is formed at a side of the active area with a top corner of the shallow trench opening being exposed and facing a notched surface of the notched masking structure. Liner oxide is formed in a thermal oxidation process at the top corner of the shallow trench opening to round the top corner of the shallow trench opening. The liner oxide may also be formed on walls including the bottom corner of the shallow trench opening during the thermal oxidation process. The shallow trench opening is then filled with a trench dielectric material to form the shallow trench isolation structure.
    Type: Grant
    Filed: November 12, 2002
    Date of Patent: March 23, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Allen S. Yu, Jeffrey A. Shields, Allison Holbrook
  • Patent number: 6667243
    Abstract: A method of manufacturing a semiconductor device etches a feature on a substrate in accordance with a photoresist mask. The photoresist mask is removed by plasma etching. Laser thermal annealing is performed to vaporize polymer residue created during the stripping of the photoresist mask, and to repair damage to the substrate.
    Type: Grant
    Filed: August 16, 2002
    Date of Patent: December 23, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Mark T. Ramsbey, Nicholas H. Tripsas, Arvind Halliyal, Jeffrey A. Shields, Yider Wu
  • Patent number: 6653231
    Abstract: A process for forming sub-lithographic features in an integrated circuit is disclosed herein. A process for enhancing the etch trimmability and the etch stability of features patterned on a photoresist layer is also disclosed herein. The process includes curing a photoresist layer after patterning and development but before an etch process is performed thereon. By controlling the formation of the cured portions of the features patterned on the photoresist layer, the features can be trimmed to sub-lithographic critical dimensions without pattern deformation or occurrence of other failure mechanisms.
    Type: Grant
    Filed: March 28, 2001
    Date of Patent: November 25, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Uzodinma Okoroanyanwu, Chih-Yuh Yang, Jeffrey A. Shields
  • Patent number: 6630288
    Abstract: A process for forming sub-lithographic features in an integrated circuit is disclosed herein. The process includes modifying a photoresist layer after patterning and development but before it is utilized to pattern the underlying layers. The modified photoresist layer has different etch rates in the vertical and horizontal directions. The modified photoresist layer is trimmed with a plasma etch. A feature included in the trimmed photoresist layer has a sub-lithographic lateral dimension.
    Type: Grant
    Filed: March 28, 2001
    Date of Patent: October 7, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Jeffrey A. Shields, Uzodinma Okoroanyanwu, Chih-Yuh Yang
  • Patent number: 6620717
    Abstract: A method of manufacturing for a Flash memory includes depositing a charge-trapping material over a semiconductor substrate and implanting first and second bitlines. A wordline material is deposited over the charge-trapping dielectric material and a hard mask material deposited. A disposable anti-reflective coating (ARC) material and a photoresist material are deposited followed by processing to form a patterned photoresist material and a patterned ARC material. The hard mask material is processed to form a patterned hard mask material. The patterned photoresist is removed and then the patterned ARC without damaging the patterned hard mask material or the wordline material. The wordline material is processed using the patterned hard mask material to form a wordline and the patterned hard mask material is removed without damaging the wordline or the charge-trapping dielectric material.
    Type: Grant
    Filed: March 14, 2002
    Date of Patent: September 16, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Tazrien Kamal, Scott A. Bell, Kouros Ghandehari, Mark T. Ramsbey, Jeffrey A. Shields, Jean Y. Yang
  • Patent number: 6617215
    Abstract: A manufacturing method for a MirrorBit® Flash memory includes providing a semiconductor substrate and depositing a charge-trapping dielectric material. First and second bitlines are implanted and a wordline material is deposited. A hard mask material is deposited over the wordline material. The hard mask material is of a material having the characteristic of being deposited rather than grown. A photoresist material is deposited over the wordline material and is patterned to form a patterned hard mask. The patterned photoresist material is removed. The wordline material is processed using the patterned hard mask to form a wordline. The patterned hard mask material is removed.
    Type: Grant
    Filed: March 27, 2002
    Date of Patent: September 9, 2003
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Arvind Halliyal, Tazrien Kamal, Minh Van Ngo, Mark T. Ramsbey, Jeffrey A. Shields, Jean Y. Yang, Emmanuil Lingunis, Angela T. Hui, Jusuke Ogura
  • Patent number: 6589709
    Abstract: A process for preventing deformation of patterned photoresist features during integrated circuit fabrication is disclosed herein. The process includes stabilizing the patterned photoresist features by a flood electron beam before one or more etch processes. The stabilized patterned photoresist features resist pattern bending, breaking, collapsing, or deforming during a given etch process. The electron beam stabilization can be applied to the patterned photoresist features a plurality of times as desired.
    Type: Grant
    Filed: March 28, 2001
    Date of Patent: July 8, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Uzodinma Okoroanyanwu, Jeffrey A. Shields, Chih-Yuh Yang
  • Patent number: 6562723
    Abstract: A method of manufacturing an integrated circuit which reduces damage to the underlying base layer and the created oxide structures is disclosed herein. The method includes providing a hybrid stack disposed over an underlying layer, providing an IC structure pattern over the hybrid stack, selectively removing the top layer and a portion of the bottom layer according to the IC structure pattern, leaving a protective portion of the bottom layer according to the IC structure pattern, removing the protective portion of the bottom layer, building oxide structures in the underlying layer according to the IC structure pattern, and removing remaining portions of the hybrid stack.
    Type: Grant
    Filed: October 29, 1999
    Date of Patent: May 13, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Bharath Rangarajan, Jeffrey A. Shields, Ursula Q. Quinto
  • Publication number: 20030087529
    Abstract: A method for removing a hard mask during a semiconductor fabrication process is disclosed in which a hard mask material is used to pattern a first material. The method includes a two-step removal process that includes performing a major wet etch to remove a majority of the hard mask material, followed by performing a minor dry etch that removes a remainder of the hard mask material.
    Type: Application
    Filed: November 7, 2001
    Publication date: May 8, 2003
    Inventors: Yider Wu, Kouros Ghandehari, Angela Hui, Jeffrey A. Shields, Kuo-Tung Chang
  • Patent number: 6551923
    Abstract: A method of forming a contact in an integrated circuit is disclosed herein. The method includes providing a first insulating layer over a semiconductor substrate including first and second gate structures, providing an etch stop layer over the first insulating layer, providing a second insulating layer over the etch stop layer, creating a first aperture in the second insulating layer between the first and second gate structures, creating a second aperture in the first insulating layer below the first aperture, and filling the first and second apertures with a conductive material to form the contact. The first aperture has a first aperture width and extends to the etch stop layer. The second aperture has a second aperture width which is less than the first aperture width.
    Type: Grant
    Filed: November 1, 1999
    Date of Patent: April 22, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Jeffrey A. Shields, Bharath Rangarajan
  • Patent number: 6537866
    Abstract: A method for forming insulating spacers for separating conducting layers in semiconductor wafer fabrication. The spacers are formed by removing portions of a protective photoresist layer through photolithography, and then through etching of exposed portions of the insulating layer. The spacers allow for fabrication of components that are smaller in size than are obtainable through conventional photolithography methods.
    Type: Grant
    Filed: October 18, 2000
    Date of Patent: March 25, 2003
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Jeffrey A. Shields, Tuan D. Pham, Jusuke Ogura, Bharath Rangarajan, Simon Siu-Sing Chan
  • Patent number: 6522013
    Abstract: Punch-through vias are filled by initially depositing a thin, conformal layer of titanium nitride by chemical vapor deposition to cover an exposed upper surface of a lower metal feature, e.g. portions exposed by penetrating and undercutting an anti-reflective coating. A metal such as tungsten is subsequently deposited to fill the punch-through via. Embodiments include thermal decomposition of an organic-titanium compound, such as tetrakis-dimethylamino titanium, and treating the deposited titanium nitride in an H2/N2 plasma to lower its resistivity. Moreover, the thickness of the anti-reflective coating can be reduced and the process window for etching the via widened.
    Type: Grant
    Filed: August 19, 1998
    Date of Patent: February 18, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Robert C Chen, Jeffrey A. Shields, Robert Dawson, Khanh Tran
  • Patent number: 6500768
    Abstract: A process for fabricating a semiconductor device, the process includes providing a semiconductor substrate having an oxide-nitride-oxide layer thereon and a patterned resist layer overlying the oxide-nitride-oxide layer, wherein the oxide-nitride-oxide layer includes a first oxide layer, a nitride layer overlying the first oxide layer, and a second oxide layer overlying the nitride layer. The process further includes, performing an isotropic etch on the oxide-nitride-oxide layer to remove a portion of the oxide-nitride-oxide layer.
    Type: Grant
    Filed: October 30, 2000
    Date of Patent: December 31, 2002
    Assignee: Advance Micro Devices, Inc.
    Inventors: Jeffrey A. Shields, Jiahua Huang, Jean Yee-Mei Yang
  • Patent number: 6500757
    Abstract: An integrated circuit designed to control grain growth induced roughening in a conductive stack is disclosed herein. The conductive stack includes an interconnect metallization layer formed at a low diffusivity temperature of less than 200° C. The interconnect metallization layer includes aluminum doped with copper. The conductive stack further includes subsequent depositions and/or processing involving interconnect metallization layer to be carried out at the low diffusivity temperatures.
    Type: Grant
    Filed: November 3, 2000
    Date of Patent: December 31, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Guarionex Morales, Jeffrey A. Shields
  • Patent number: 6492257
    Abstract: The degradation of deposited low dielectric constant interlayer dielectrics and gap fill layers, such as HSQ layers, during formation of contacts/vias is significantly reduced or prevented by employing a water vapor plasma to remove the photoresist mask. The use of a water vapor also enables rapid photoresist stripping at a rate of about 10 to about 20 KÅ/min. Embodiments include photoresist stripping with a water vapor plasma to prevent reduction of the number of Si—H bonds of an as-deposited HSQ layer below about 70%.
    Type: Grant
    Filed: February 4, 2000
    Date of Patent: December 10, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Jeffrey A. Shields, Lu You, Mohammad R. Rakhshandehroo
  • Patent number: 6486506
    Abstract: An integrated circuit is designed to reduce charge gain and charge loss in a flash memory or flash programmable read-only memory. Charge gain and loss caused by moisture or hydrogen diffusion or alternately small contact-to-floating gate distance is reduced by a capping layer disposed over a gate stack and a base layer of the flash memory. The capping layer includes a buffer layer, a first insulative layer, and a second insulative layer. The etch characteristics of at least the first and second insulative layer differs from an interlevel dielectric to control the dimensions of a contact extending through the interlevel dielectric and the capping layer to the base layer.
    Type: Grant
    Filed: March 23, 2000
    Date of Patent: November 26, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Stephen Keetai Park, Jeffrey A. Shields
  • Patent number: 6479348
    Abstract: A manufacturing method is provided for an integrated circuit memory with closely spaced wordlines formed by using hard mask extensions. A charge-trapping dielectric material is deposited over a semiconductor substrate and first and second bitlines are formed therein. A wordline material and a hard mask material are deposited over the wordline material. A photoresist material is deposited over the hard mask material and is processed to form a patterned photoresist material. The hard mask material is processed using the patterned photoresist material to form a patterned hard mask material. The patterned photoresist is then removed. A hard mask extension material is deposited over the wordline material and is processed to form a hard mask extension. The wordline material is processed using the patterned hard mask material and the hard mask extension to form a wordline, and the patterned hard mask material and the hard mask extension are then removed.
    Type: Grant
    Filed: August 27, 2002
    Date of Patent: November 12, 2002
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Tazrien Kamal, Minh Van Ngo, Mark T. Ramsbey, Jeffrey Shields, Jean Y. Yang, Emmanuil Lingunis, Hidehiko Shiraiwa, Angela T. Hui
  • Publication number: 20020160320
    Abstract: A process for forming sub-lithographic features in an integrated circuit is disclosed herein. The process includes modifying a photoresist layer after patterning and development but before it is utilized to pattern the underlying layers. The modified photoresist layer has different etch rates in the vertical and horizontal directions. The modified photoresist layer is trimmed with a plasma etch. A feature included in the trimmed photoresist layer has a sub-lithographic lateral dimension.
    Type: Application
    Filed: March 28, 2001
    Publication date: October 31, 2002
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Jeffrey A. Shields, Uzodinma Okoroanyanwu, Chih-Yuh Yang