Patents by Inventor Jeon Il LEE

Jeon Il LEE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170125256
    Abstract: Methods of forming patterns for semiconductor devices are provided. A method may include preparing a substrate including an etch target layer on a surface of the substrate; forming a mask pattern that includes a lower masking layer having a first density and an upper masking layer having a second density that is less than the first density, on the etch target layer; forming spacers that cover sidewalls of the lower masking layer and the upper masking layer; removing the mask pattern; and etching the etch target layer by using the spacers as an etching mask.
    Type: Application
    Filed: July 20, 2016
    Publication date: May 4, 2017
    Inventors: Jun-soo LEE, Hong-rae KIM, Jeon-il LEE
  • Patent number: 9595446
    Abstract: Methods processing substrates are provided. The method may include providing a bonding layer between a substrate and a carrier to bond the substrate to the carrier, processing the substrate while the substrate is supported by the carrier, and removing the bonding layer to separate the substrate from the carrier. The bonding layer may include a thermosetting glue layer and thermosetting release layers provided on opposing sides of the thermosetting glue layer.
    Type: Grant
    Filed: January 9, 2014
    Date of Patent: March 14, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chungsun Lee, Jung-Hwan Kim, Kwang-chul Choi, Un-Byoung Kang, Jeon Il Lee
  • Patent number: 9525762
    Abstract: A mobile terminal that can prevent radiation performance deterioration of an antenna is provided. The mobile terminal includes a circuit board in which an antenna and one or more key buttons are mounted, a housing mounted on the antenna and the circuit board, and a case for enclosing a periphery of the one or more key buttons and having a plurality of openings according to the quantity of the key buttons, wherein an antenna adjacent opening among the plurality of openings is extended through a slot toward an edge of the case to embody a loop antenna. Therefore, radiation deterioration of an antenna due to a case can be prevented. In addition, production costs can be minimized, and a desired external appearance of the mobile terminal is not compromised.
    Type: Grant
    Filed: October 10, 2014
    Date of Patent: December 20, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Oh Yong Kwon, Jeon Il Lee
  • Patent number: 9482953
    Abstract: A lithography apparatus and a method of using the same, the apparatus including a stage for accommodating a substrate that has a photoresist film thereon; a main unit on the stage, the main unit being configured to irradiate a projection beam to the photoresist film; and an electric field unit adjacent to the stage, the electric field unit being configured to apply an electric field to the photoresist film, wherein the electric field unit is configured to be turned on at a same time as or before irradiation of the projection beam, and is configured to be turned off at a same time as or after termination of the projection beam.
    Type: Grant
    Filed: February 11, 2014
    Date of Patent: November 1, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Cha-Won Koh, Jeon-Il Lee, Su-Min Kim, Hyun-Woo Kim, Jin Park
  • Patent number: 9412636
    Abstract: A method for processing substrates includes providing a bonding layer between a substrate and a carrier to bond the substrate to the carrier, processing the substrate while the substrate is supported by the carrier, and removing the bonding layer to separate the substrate from the carrier. The bonding layer may include a thermosetting release layer and thermosetting glue layers, wherein at least one of the thermosetting glue layers is provided on each side of the thermosetting release layer.
    Type: Grant
    Filed: April 9, 2015
    Date of Patent: August 9, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chungsun Lee, Jung-Seok Ahn, Kwang-chul Choi, Un-Byoung Kang, Jung-Hwan Kim, Joonsik Sohn, Jeon Il Lee
  • Publication number: 20160172372
    Abstract: A semiconductor device is provided as follows. A tunnel insulation layer is disposed on a substrate. The tunnel insulation layer includes a first silicon oxide layer, a second silicon oxide layer, and a silicon layer interposed between the first silicon oxide layer and the second silicon oxide layer. The silicon layer has a thickness smaller than a thickness of each of the first silicon oxide layer and the second silicon oxide layer. A gate pattern is disposed on the tunnel insulation layer.
    Type: Application
    Filed: December 9, 2015
    Publication date: June 16, 2016
    Inventors: JU-MI YUN, YOUNG-JIN NOH, KWANG-MIN PARK, JAE-YOUNG AHN, GUK-HYON YON, DONG-CHUL YOO, JOONG-YUN RA, YOUNG-SEON SON, JEON-IL LEE, HUN-HYEONG LIM
  • Publication number: 20160133577
    Abstract: A wiring structure includes a first insulation layer, a plurality of wiring patterns, a protection layer pattern and a second insulation layer. The first insulation layer may be formed on a substrate. A plurality of wiring patterns may be formed on the first insulation layer, and each of the wiring patterns may include a metal layer pattern and a barrier layer pattern covering a sidewall and a bottom surface of the metal layer pattern. The protection layer pattern may cover a top surface of each of the wiring patterns and including a material having a high reactivity with respect to oxygen. The protection layer pattern may cover a top surface of each of the wiring patterns and including a material having a high reactivity with respect to oxygen.
    Type: Application
    Filed: January 19, 2016
    Publication date: May 12, 2016
    Inventors: Jong-Min Baek, Sang-Ho Rha, Woo-Kyung You, Sang-Hoon Ahn, Nae-In Lee, Ki-Chul Kim, Jeon-Il Lee
  • Patent number: 9281277
    Abstract: A wiring structure includes a first insulation layer, a plurality of wiring patterns, a protection layer pattern and a second insulation layer. The first insulation layer may be formed on a substrate. A plurality of wiring patterns may be formed on the first insulation layer, and each of the wiring patterns may include a metal layer pattern and a barrier layer pattern covering a sidewall and a bottom surface of the metal layer pattern. The protection layer pattern may cover a top surface of each of the wiring patterns and including a material having a high reactivity with respect to oxygen. The protection layer pattern may cover a top surface of each of the wiring patterns and including a material having a high reactivity with respect to oxygen.
    Type: Grant
    Filed: October 30, 2014
    Date of Patent: March 8, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Min Baek, Sang-Ho Rha, Woo-Kyung You, Sang-Hoon Ahn, Nae-In Lee, Ki-Chul Kim, Jeon-Il Lee
  • Publication number: 20160043179
    Abstract: A semiconductor device includes: a substrate including a channel region; a gate dielectric a tunneling layer, a charge storage layer, and a blocking layer sequentially disposed on the channel region; and a gate electrode disposed on the gate dielectric, wherein the tunneling layer has variations in nitrogen concentrations in a direction perpendicular to the channel region, and has a maximum nitrogen concentration in a position shifted from a center of the tunneling layer toward the charge storage layer.
    Type: Application
    Filed: May 15, 2015
    Publication date: February 11, 2016
    Inventors: YOUNG JIN NOH, JAE HO CHOI, BIO KIM, KWANG MIN PARK, JAE YOUNG AHN, DONG CHUL YOO, SEUNG HYUN LIM, JEON IL LEE
  • Publication number: 20160035788
    Abstract: Active patterns spaced apart from each other by an isolation layer are formed in a substrate. Gate structures extending in the isolation layer through the active patterns are formed. Each active pattern is divided into a central portion and a peripheral portion facing the central portion by the gate structures. A protrusion of at least one of active pattern is formed. The protrusion is exposed from a top surface of the isolation layer, and transformed into silicide such that a first silicide ohmic pad is formed at the central portion of the active pattern and a second silicide ohmic pad is formed at the peripheral portion of the active pattern. A conductive line structure electrically connected to the first silicide ohmic pad is formed. A conductive contact electrically connected to the second silicide ohmic pad is formed. A data storage unit electrically connected to the conductive contact is formed.
    Type: Application
    Filed: March 17, 2015
    Publication date: February 4, 2016
    Inventors: Young-Kuk KIM, Young-Wook PARK, Jeon-Il LEE, Hyun-Jung LEE
  • Patent number: 9252244
    Abstract: The inventive concepts provide methods of manufacturing a semiconductor device. The method includes patterning a substrate to form an active pattern, forming a gate pattern intersecting the active pattern, forming a gate spacer on a sidewall of the gate pattern, forming a growth-inhibiting layer covering an upper region of the gate pattern, and forming source/drain electrodes at opposite first and second sides of the gate pattern.
    Type: Grant
    Filed: September 26, 2014
    Date of Patent: February 2, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: JinBum Kim, Seong Hoon Jeong, Jeon Il Lee, Seokhoon Kim, Kwan Heum Lee, Choeun Lee, Yu-Jin Pyo
  • Patent number: 9147687
    Abstract: Semiconductor devices and methods of fabricating the same are provided. The methods include preparing a template having a three dimensional (3D) stair type structure formed in intaglio, forming an imprint pattern having the stair type structure using the template, and simultaneously forming stair type patterns on a substrate using the imprint pattern.
    Type: Grant
    Filed: June 9, 2014
    Date of Patent: September 29, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Cha-Won Koh, Hyun-Woo Kim, Jeon-Il Lee, Hyo-Sung Lee
  • Publication number: 20150214089
    Abstract: A method for processing substrates includes providing a bonding layer between a substrate and a carrier to bond the substrate to the carrier, processing the substrate while the substrate is supported by the carrier, and removing the bonding layer to separate the substrate from the carrier. The bonding layer may include a thermosetting release layer and thermosetting glue layers, wherein at least one of the thermosetting glue layers is provided on each side of the thermosetting release layer.
    Type: Application
    Filed: April 9, 2015
    Publication date: July 30, 2015
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: CHUNGSUN LEE, Jung-Seok AHN, Kwang-chul CHOI, Un-Byoung KANG, Jung-Hwan KIM, JOONSIK SOHN, JEON IL LEE
  • Publication number: 20150206955
    Abstract: The inventive concepts provide methods of manufacturing a semiconductor device. The method includes patterning a substrate to form an active pattern, forming a gate pattern intersecting the active pattern, forming a gate spacer on a sidewall of the gate pattern, forming a growth-inhibiting layer covering an upper region of the gate pattern, and forming source/drain electrodes at opposite first and second sides of the gate pattern.
    Type: Application
    Filed: September 26, 2014
    Publication date: July 23, 2015
    Inventors: JinBum KIM, Seong Hoon JEONG, JEON IL LEE, SEOKHOON KIM, KWAN HEUM LEE, Choeun LEE, Yu-Jin PYO
  • Patent number: 9041122
    Abstract: Provided are a semiconductor device and a method of manufacturing the semiconductor device. In order to improve reliability by solving a problem of conductivity that may occur when an air spacer structure that may reduce a capacitor coupling phenomenon between a plurality of conductive lines is formed, there are provided a semiconductor device including: a substrate having an active region; a contact plug connected to the active region; a landing pad spacer formed to contact a top surface of the contact plug; a contact conductive layer formed to contact the top surface of the contact plug and formed in a space defined by the landing pad spacer; a metal silicide layer formed on the contact conductive layer; and a landing pad connected to the contact conductive layer in a state in which the metal silicide layer is disposed between the landing pad and the contact conductive layer, and a method of manufacturing the semiconductor device.
    Type: Grant
    Filed: May 1, 2014
    Date of Patent: May 26, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-seok Yoo, Young-seok Kim, Han-jin Lim, Jeon-Il Lee
  • Patent number: 9023716
    Abstract: A method for processing substrates includes providing a bonding layer between a substrate and a carrier to bond the substrate to the carrier, processing the substrate while the substrate is supported by the carrier, and removing the bonding layer to separate the substrate from the carrier. The bonding layer may include a thermosetting release layer and thermosetting glue layers, wherein at least one of the thermosetting glue layers is provided on each side of the thermosetting release layer.
    Type: Grant
    Filed: January 6, 2014
    Date of Patent: May 5, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chungsun Lee, Jung-Seok Ahn, Kwang-chul Choi, Un-Byoung Kang, Jung-Hwan Kim, Joonsik Sohn, Jeon Il Lee
  • Publication number: 20150024810
    Abstract: A mobile terminal that can prevent radiation performance deterioration of an antenna is provided. The mobile terminal includes a circuit board in which an antenna and one or more key buttons are mounted, a housing mounted on the antenna and the circuit board, and a case for enclosing a periphery of the one or more key buttons and having a plurality of openings according to the quantity of the key buttons, wherein an antenna adjacent opening among the plurality of openings is extended through a slot toward an edge of the case to embody a loop antenna. Therefore, radiation deterioration of an antenna due to a case can be prevented. In addition, production costs can be minimized, and a desired external appearance of the mobile terminal is not compromised.
    Type: Application
    Filed: October 10, 2014
    Publication date: January 22, 2015
    Inventors: Oh Yong KWON, Jeon Il LEE
  • Publication number: 20140327894
    Abstract: A lithography apparatus and a method of using the same, the apparatus including a stage for accommodating a substrate that has a photoresist film thereon; a main unit on the stage, the main unit being configured to irradiate a projection beam to the photoresist film; and an electric field unit adjacent to the stage, the electric field unit being configured to apply an electric field to the photoresist film, wherein the electric field unit is configured to be turned on at a same time as or before irradiation of the projection beam, and is configured to be turned off at a same time as or after termination of the projection beam.
    Type: Application
    Filed: February 11, 2014
    Publication date: November 6, 2014
    Inventors: Cha-Won KOH, Jeon-Il LEE, Su-Min KIM, Hyun-Woo KIM, Jin PARK
  • Patent number: 8880132
    Abstract: A mobile terminal that can prevent radiation performance deterioration of an antenna is provided. The mobile terminal includes a circuit board in which an antenna and one or more key buttons are mounted, a housing mounted on the antenna and the circuit board, and a case for enclosing a periphery of the one or more key buttons and having a plurality of openings according to the quantity of the key buttons, wherein an antenna adjacent opening among the plurality of openings is extended through a slot toward an edge of the case to embody a loop antenna. Therefore, radiation deterioration of an antenna due to a case can be prevented. In addition, production costs can be minimized, and a desired external appearance of the mobile terminal is not compromised.
    Type: Grant
    Filed: February 24, 2012
    Date of Patent: November 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Oh Yong Kwon, Jeon Il Lee
  • Publication number: 20140213039
    Abstract: Methods processing substrates are provided. The method may include providing a bonding layer between a substrate and a carrier to bond the substrate to the carrier, processing the substrate while the substrate is supported by the carrier, and removing the bonding layer to separate the substrate from the carrier. The bonding layer may include a thermosetting glue layer and thermosetting release layers provided on opposing sides of the thermosetting glue layer.
    Type: Application
    Filed: January 9, 2014
    Publication date: July 31, 2014
    Inventors: Chungsun LEE, Jung-Hwan KIM, Kwang-chul CHOI, Un-Byoung KANG, Jeon Il LEE