Patents by Inventor Ji-cheng Lin

Ji-cheng Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240130055
    Abstract: This disclosure relates to a combined power module that includes a base structure, a terminal structure, a second terminal, and a cover. The terminal structure includes a mount assembly and a plurality of first terminals. The mount assembly is assembled on the base structure. The first terminals are disposed on the mount assembly. The second terminal is disposed on the base structure. The cover is disposed on the base structure and covers at least part of the first terminals and at least part of the second terminal.
    Type: Application
    Filed: March 2, 2023
    Publication date: April 18, 2024
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Yuan-Cheng HUANG, I-Hung CHIANG, Ji-Yuan SYU, Hsin-Han LIN, Po-Kai CHIU, Kuo-Shu KAO
  • Patent number: 11917230
    Abstract: A system and method for maximizing bandwidth in an uplink for a 5G communication system is disclosed. Multiple end devices generate image streams. A gateway is coupled to the end devices. The gateway includes a gateway monitor agent collecting utilization rate data of the gateway and an image inspector collecting inspection data from the received image streams. An edge server is coupled to the gateway. The edge server includes an edge server monitor agent collecting utilization rate data of the edge server. An analytics manager is coupled to the gateway and the edge server. The analytics manager is configured to determine an allocation strategy based on the collected utilization rate data from the gateway and the edge server.
    Type: Grant
    Filed: October 6, 2021
    Date of Patent: February 27, 2024
    Assignee: Quanta Cloud Technology Inc.
    Inventors: Yi-Neng Zeng, Keng-Cheng Liu, Wei-Ming Huang, Shih-Hsun Lai, Ji-Jeng Lin, Chia-Jui Lee, Liao Jin Xiang
  • Patent number: 10950557
    Abstract: A manufacturing method of a stacked chip package structure includes the following steps. A first chip is disposed on a carrier, wherein the first chip has a first active surface and a plurality of first pads disposed on the first active surface. A second chip is disposed on the first chip without covering the first pads and has a second active surface and a plurality of second pads disposed on the second active surface. A plurality of first stud bumps are formed on the first pads. A plurality of pillar bumps are formed on the second pads. The first chip and the second chip are encapsulated by an encapsulant, wherein the encapsulant exposes a top surface of each second stud bump. A plurality of first vias are formed by a laser process, wherein the first vias penetrate the encapsulant and expose the first stud bumps. A conductive layer is formed in the first vias to form a plurality of first conductive vias. The carrier is removed.
    Type: Grant
    Filed: February 4, 2020
    Date of Patent: March 16, 2021
    Assignee: Powertech Technology Inc.
    Inventors: Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin, Chien-Wen Huang
  • Publication number: 20200176395
    Abstract: A manufacturing method of a stacked chip package structure includes the following steps. A first chip is disposed on a carrier, wherein the first chip has a first active surface and a plurality of first pads disposed on the first active surface. A second chip is disposed on the first chip without covering the first pads and has a second active surface and a plurality of second pads disposed on the second active surface. A plurality of first stud bumps are formed on the first pads. A plurality of pillar bumps are formed on the second pads. The first chip and the second chip are encapsulated by an encapsulant, wherein the encapsulant exposes a top surface of each second stud bump. A plurality of first vias are formed by a laser process, wherein the first vias penetrate the encapsulant and expose the first stud bumps. A conductive layer is formed in the first vias to form a plurality of first conductive vias. The carrier is removed.
    Type: Application
    Filed: February 4, 2020
    Publication date: June 4, 2020
    Applicant: Powertech Technology Inc.
    Inventors: Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin, Chien-Wen Huang
  • Patent number: 10607860
    Abstract: A package structure including a die, a plurality of first conductive connectors, a second conductive connector electrically insulated from the die, a redistribution layer and a conductive shield is provided. The die includes an active surface, a back surface opposite the active surface, and a sidewall coupling the active surface to the back surface. The first conductive connectors are disposed on the active surface of the die and electrically connected to the die. The second conductive connector is disposed on the die and aside the first conductive connectors. The redistribution layer is disposed on the die and electrically connected to the first conductive connectors and the second conductive connector. The conductive shield coupled to the redistribution layer surrounds the second conductive connector and at least a portion of the sidewall. The die is electrically insulated to the conductive shield. A chip package structure is also provided.
    Type: Grant
    Filed: September 25, 2017
    Date of Patent: March 31, 2020
    Assignee: Powertech Technology Inc.
    Inventors: Chia-Wei Chiang, Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin
  • Patent number: 10276510
    Abstract: A manufacturing method of a package structure including the following steps is provided. A plurality of first conductive connectors and a second conductive connector on an active surface of a die are formed. The first conductive connectors are electrically connected to the die. The second conductive connector is formed aside the first conductive connectors and electrically insulated to the die. A redistribution layer is formed on the die. The redistribution layer is electrically connected to the first conductive connectors and the second conductive connector. A conductive shield is formed on the redistribution layer to surround the second conductive connector and at least a portion of a sidewall of the die coupled the active surface. The die is electrically insulated from the conductive shield. Another manufacturing method of a package structure is also provided.
    Type: Grant
    Filed: September 25, 2017
    Date of Patent: April 30, 2019
    Assignee: Powertech Technology Inc.
    Inventors: Chia-Wei Chiang, Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin
  • Publication number: 20190096821
    Abstract: A manufacturing method of a package structure including the following steps is provided. A plurality of first conductive connectors and a second conductive connector on an active surface of a die are formed. The first conductive connectors are electrically connected to the die. The second conductive connector is formed aside the first conductive connectors and electrically insulated to the die. A redistribution layer is formed on the die. The redistribution layer is electrically connected to the first conductive connectors and the second conductive connector. A conductive shield is formed on the redistribution layer to surround the second conductive connector and at least a portion of a sidewall of the die coupled the active surface. The die is electrically insulated from the conductive shield. Another manufacturing method of a package structure is also provided.
    Type: Application
    Filed: September 25, 2017
    Publication date: March 28, 2019
    Applicant: Powertech Technology Inc.
    Inventors: Chia-Wei Chiang, Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin
  • Publication number: 20190096699
    Abstract: A package structure including a die, a plurality of first conductive connectors, a second conductive connector electrically insulated from the die, a redistribution layer and a conductive shield is provided. The die includes an active surface, a back surface opposite the active surface, and a sidewall coupling the active surface to the back surface. The first conductive connectors are disposed on the active surface of the die and electrically connected to the die. The second conductive connector is disposed on the die and aside the first conductive connectors. The redistribution layer is disposed on the die and electrically connected to the first conductive connectors and the second conductive connector. The conductive shield coupled to the redistribution layer surrounds the second conductive connector and at least a portion of the sidewall. The die is electrically insulated to the conductive shield. A chip package structure is also provided.
    Type: Application
    Filed: September 25, 2017
    Publication date: March 28, 2019
    Applicant: Powertech Technology Inc.
    Inventors: Chia-Wei Chiang, Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin
  • Patent number: 9825010
    Abstract: A stacked chip package structure includes a first chip, pillar bumps, a first encapsulant, a first redistribution layer, a second chip, a second encapsulant, a second redistribution layer and a through via. The pillar bumps are disposed on a plurality of first pads of the first chip respectively. The first encapsulant encapsulates the first chip and exposes the pillar bumps. The first redistribution layer is disposed on the first encapsulant and electrically connects the first chip. The second chip is disposed on the first redistribution layer. The second encapsulant encapsulates the second chip. The second redistribution layer is disposed on the second encapsulant and electrically coupled to the second chip. The through via penetrates the second encapsulant and electrically connects the first redistribution layer and the second redistribution layer.
    Type: Grant
    Filed: March 10, 2017
    Date of Patent: November 21, 2017
    Assignee: Powertech Technology Inc.
    Inventors: Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin, Chien-Wen Huang
  • Publication number: 20170287874
    Abstract: A stacked chip package structure includes a first chip, pillar bumps, a first encapsulant, a first redistribution layer, a second chip, a second encapsulant, a second redistribution layer and a through via. The pillar bumps are disposed on a plurality of first pads of the first chip respectively. The first encapsulant encapsulates the first chip and exposes the pillar bumps. The first redistribution layer is disposed on the first encapsulant and electrically connects the first chip. The second chip is disposed on the first redistribution layer. The second encapsulant encapsulates the second chip. The second redistribution layer is disposed on the second encapsulant and electrically coupled to the second chip. The through via penetrates the second encapsulant and electrically connects the first redistribution layer and the second redistribution layer.
    Type: Application
    Filed: March 10, 2017
    Publication date: October 5, 2017
    Applicant: Powertech Technology Inc.
    Inventors: Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin, Chien-Wen Huang
  • Publication number: 20170287870
    Abstract: A stacked chip package structure includes a first chip, stud bumps, a second chip, pillar bumps, an encapsulant and conductive vias. The first stud bumps are respectively disposed on a plurality of first pads of the first chip, wherein each first stud bump includes a rough surface, and the rough surface of each first stud bump is rougher than a top surface of each first pad. The second chip is disposed on the first chip and exposes the first pads. The pillar bumps are respectively disposed on a plurality of second pads of the second chips. The encapsulant encapsulates the first chip and the second chip and exposes a top surface of each second stud bump. The first conductive vias penetrate the encapsulant and connect the first stud bumps. Each first conductive via covers the rough surface of each first stud bump.
    Type: Application
    Filed: March 10, 2017
    Publication date: October 5, 2017
    Applicant: Powertech Technology Inc.
    Inventors: Li-Chih Fang, Ji-Cheng Lin, Che-Min Chu, Chun-Te Lin, Chien-Wen Huang
  • Patent number: 7754599
    Abstract: A structure for reducing stress for vias and a fabricating method thereof are provided. One or more wires or vias in the thickness direction are enframed with the use of a stress block in a lattice structure to be isolated from being directly contacted with the major portion of insulating materials with a high coefficient of thermal expansion. Thus, the shear stress resulting from temperature loading can be blocked or absorbed by the stress block.
    Type: Grant
    Filed: February 17, 2009
    Date of Patent: July 13, 2010
    Assignee: Industrial Technology Research Institute
    Inventors: Yung-Yu Hsu, Rong-Chang Feng, Ra-Min Tain, Shyi-Ching Liau, Ji-Cheng Lin, Shan-Pu Yu, Shou-Lung Chen, Chih-Yuan Cheng
  • Patent number: 7732928
    Abstract: A structure for protecting electronic package contacts is provided. The structure includes at least an electronic contact mounted on a chip, a dielectric layer, a conductor trace line and a protective layer. The protective layer is used to prevent stresses from being gathered within electronic contacts on the chip through surroundingly covering the conductor trace line.
    Type: Grant
    Filed: September 6, 2006
    Date of Patent: June 8, 2010
    Assignee: Instrument Technology Research Center
    Inventors: Shyh-Ming Chang, Ji-Cheng Lin, Shou-Lung Chen
  • Patent number: 7691676
    Abstract: A mold array process (MAP) for manufacturing a plurality of semiconductor packages is revealed. Firstly, a substrate strip including a plurality of substrate units arranged in an array within a molding area is provided. A plurality of chips are disposed on the substrate units. An encapsulant by molding is formed on the molding area of the substrate strip to continuously encapsulate the chips. During the molding process, an adjustable top mold is implemented where a cavity width between two opposing sidewalls inside a top mold chest can be adjusted to make the mold flow speeds at the center and at the side rails of the molding area the same.
    Type: Grant
    Filed: November 14, 2008
    Date of Patent: April 6, 2010
    Assignee: Powertech Technology Inc.
    Inventors: Wen-Jeng Fan, Li-Chih Fang, Ji-Cheng Lin
  • Publication number: 20090156001
    Abstract: A structure for reducing stress for vias and a fabricating method thereof are provided. One or more wires or vias in the thickness direction are enframed with the use of a stress block in a lattice structure to be isolated from being directly contacted with the major portion of insulating materials with a high coefficient of thermal expansion. Thus, the shear stress resulting from temperature loading can be blocked or absorbed by the stress block.
    Type: Application
    Filed: February 17, 2009
    Publication date: June 18, 2009
    Inventors: Yung-Yu Hsu, Rong-Chang Feng, Ra-Min Tain, Shyi-Ching Liau, Ji-cheng Lin, Shan-Pu Yu, Shou-Lung Chen, Chih-Yuan Cheng
  • Patent number: 7545039
    Abstract: A structure for reducing stress for vias and a fabricating method thereof are provided. One or more wires or vias in the thickness direction are enframed with the use of a stress block in a lattice structure to be isolated from being directly contacted with the major portion of insulating materials with a high coefficient of thermal expansion. Thus, the shear stress resulting from temperature loading can be blocked or absorbed by the stress block.
    Type: Grant
    Filed: April 26, 2006
    Date of Patent: June 9, 2009
    Assignee: Industrial Technology Research Institute
    Inventors: Yung-Yu Hsu, Rong-Chang Feng, Ra-Min Tain, Shyi-Ching Liau, Ji-Cheng Lin, Shan-Pu Yu, Shou-Lung Chen, Chih-Yuah Cheng
  • Patent number: 7531900
    Abstract: A package structure with embedded electronic devices is provided. The package structure includes a substrate, a multi-layered circuit board, an adhesive film and at least an electronic device. The electronic device is disposed on the substrate. The electronic device is press-adhered to the multi-layered circuit board through the adhesive film and the composite bump thereon, so that the electronic device is embedded within the package structure and between the substrate and the circuit board. Due to the deformity of the composite bump, the electronic device is protected from being cracking in the pressing process.
    Type: Grant
    Filed: October 31, 2006
    Date of Patent: May 12, 2009
    Assignee: Industrial Technology Research Institute
    Inventors: Ji-Cheng Lin, Shyh-Ming Chang
  • Patent number: 7378746
    Abstract: A composite bump suitable for disposing on a substrate pad is provided. The composite bump includes a compliant body and an outer conductive layer. The coefficient of thermal expansion (CTE) of the compliant body is between 5 ppm/° C. and 200 ppm/° C. The outer conductive layer covers the compliant body and is electrically connected to the pad. The compliant body can provide a stress buffering effect for a bonding operation. Furthermore, by setting of the CTE of the compliant body within a preferable range, damages caused by thermal stress are reduced while the bonding effect is enhanced.
    Type: Grant
    Filed: March 10, 2006
    Date of Patent: May 27, 2008
    Assignee: Industrial Technology Research Institute
    Inventors: Ji-Cheng Lin, Yao-Sheng Lin, Shyh-Ming Chang, Su-Tsai Lu, Hsien-Chie Cheng, Tai-Hong Chen
  • Publication number: 20070210429
    Abstract: A package structure with embedded electronic devices is provided. The package structure includes a substrate, a multi-layered circuit board, an adhesive film and at least an electronic device. The electronic device is disposed on the substrate. The electronic device is press-adhered to the multi-layered circuit board through the adhesive film and the composite bump thereon, so that the electronic device is embedded within the package structure and between the substrate and the circuit board. Due to the deformity of the composite bump, the electronic device is protected from being cracking in the pressing process.
    Type: Application
    Filed: October 31, 2006
    Publication date: September 13, 2007
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Ji-Cheng Lin, Shyh-Ming Chang
  • Publication number: 20070210457
    Abstract: A composite bump suitable for disposing on a substrate pad is provided. The composite bump includes a compliant body and an outer conductive layer. The coefficient of thermal expansion (CTE) of the compliant body is between 5 ppm/° C. and 200 ppm/° C. The outer conductive layer covers the compliant body and is electrically connected to the pad. The compliant body can provide a stress buffering effect for a bonding operation. Furthermore, by setting of the CTE of the compliant body within a preferable range, damages caused by thermal stress are reduced while the bonding effect is enhanced.
    Type: Application
    Filed: March 10, 2006
    Publication date: September 13, 2007
    Inventors: Ji-Cheng Lin, Yao-Sheng Lin, Shyh-Ming Chang, Su-Tsai Lu, Hsien-Chie Cheng, Tai-Hong Chen