Patents by Inventor Jian-Hong Chen

Jian-Hong Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8048616
    Abstract: A method of lithography patterning includes forming a first resist pattern on a substrate, the first resist pattern including a plurality of openings therein on the substrate; forming a second resist pattern on the substrate and within the plurality of openings of the first resist pattern, the second resist pattern including at least one opening therein on the substrate; and removing the first resist pattern to uncover the substrate underlying the first resist pattern.
    Type: Grant
    Filed: March 12, 2008
    Date of Patent: November 1, 2011
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Feng-Cheng Hsu, Jian-Hong Chen
  • Patent number: 8029969
    Abstract: A photosensitive material for use in semiconductor manufacture comprises a copolymer that includes a plurality of photoresist chains and a plurality of hydrophobic chains, each hydrophobic chain attached to the end of one of the photoresist chains. The copolymer in response to externally applied energy will self-assemble to a photoresist layer and a hydrophobic layer.
    Type: Grant
    Filed: May 14, 2007
    Date of Patent: October 4, 2011
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hsiao-Wei Yeh, Jen-Chieh Shih, Jian-Hong Chen
  • Publication number: 20110214031
    Abstract: An error correction decoder includes a syndrome generator and an error correction value generator. The syndrome generator is operable to generate a plurality of syndromes based upon a received signal generated according to a generator polynomial. The error correction value generator is operable to generate a plurality of product values. Each of the product values is generated for one of the syndromes based upon a respective power of the roots of the generator polynomial. The respective power is determined based upon a respective index corresponding to one of the syndromes to be considered and unit positions of the received signal. The error correction value generator is further operable to generate an error correction value according to the product values, and to provide an error correcting device coupled thereto with the error correction value for correcting an error of the received signal.
    Type: Application
    Filed: February 27, 2010
    Publication date: September 1, 2011
    Inventors: Yao-Tsu Chang, Ming-Haw Jing, Chong-Dao Lee, Jian-Hong Chen, Zih-Heng Chen
  • Patent number: 7972957
    Abstract: A method of making a semiconductor device including forming a first sacrificial layer over a first layer to be etched, the first sacrificial layer having a plurality of openings formed therethrough exposing a portion of the first layer; forming a first photoresist layer over the first sacrificial layer and filling the plurality of openings formed through the first sacrificial layer; forming a plurality of openings in the first photoresist layer, each one of the plurality of openings in the first photoresist layer overlying one of the openings in the first sacrificial layer and wherein each opening in the first sacrificial layer has a smaller cross-sectional area then the cross-sectional area of the overlying opening in the first photoresist layer; and etching the first layer through the openings in the first photoresist layer and the first sacrificial layer, comprising exposing the first layer to an etching material.
    Type: Grant
    Filed: February 27, 2006
    Date of Patent: July 5, 2011
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Bang-Chein Ho, Jen-Chieh Shih, Jian-Hong Chen
  • Publication number: 20110026876
    Abstract: A nano/micro-patterned optical device includes a soft film substrate and nano/micro thin wires. A surface of the soft film substrate includes a nano/micro-pattern formed through a lithography process, and the nano/micro-pattern includes a plurality of depressed grooves. The nano/micro thin wires are placed in the depressed grooves, and used to form a plurality of optical waveguides, in which the optical waveguides include at least one optical coupling region, and the optical coupling region is located on a joining position of the optical waveguides. A fabrication method of the nano/micro-patterned optical device is also provided.
    Type: Application
    Filed: July 31, 2009
    Publication date: February 3, 2011
    Applicant: National Taiwan University
    Inventors: LON WANG, JIAN-HONG CHEN, SHIH-MIN CHUO
  • Publication number: 20100209852
    Abstract: The present disclosure provides a method for fabricating a semiconductor device using a track pipeline system. The method includes storing a plurality of chemicals in a plurality of storage units of the system, wherein each storage unit is operable to store one of the chemicals, mixing the chemicals into a mixture, and dispensing the mixture onto a wafer using a nozzle of the system.
    Type: Application
    Filed: February 19, 2009
    Publication date: August 19, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsiao-Wei Yeh, Chi-Kang Chang, Jian-Hong Chen, Kuo-Chun Huang
  • Patent number: 7749904
    Abstract: An improved method of forming an integrated circuit that includes a dual damascene interconnect is described. A contact via hole is formed in a dielectric layer disposed above a semiconductor substrate. A protective layer is disposed on top of the dielectric layer and in the contact via hole, and subsequently forming as a recessed plug in the via, followed by etching to form a trench to complete formation of a dual damascene opening.
    Type: Grant
    Filed: May 15, 2007
    Date of Patent: July 6, 2010
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Bang-Chein Ho, Jian-Hong Chen, Da-Jhong Ou Yang
  • Publication number: 20100068656
    Abstract: The present invention includes a lithography method comprising forming a first patterned insist layer including at least one opening therein over a substrate. A water-soluble polymer layer is formed over the first patterned resist layer and the substrate, whereby a reaction occurs at the interface of the first patterned resist layer and the water-soluble polymer layer. The non-reacted water-soluble polymer layer is removed. Thereafter, a second patterned resist layer is formed over the substrate, wherein at least one portion of the second patterned resist layer is disposed within the at least one opening of the first patterned resist layer or abuts at least one portion of the first patterned resist layer. The substrate is thereafter etched using the first and second patterned resist layers as a mask.
    Type: Application
    Filed: September 15, 2008
    Publication date: March 18, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Hsiao-Wei Yeh, Ching-Yu Chang, Jian-Hong Chen, Chih-An Lin
  • Publication number: 20090233238
    Abstract: A method of lithography patterning includes forming a first resist pattern on a substrate, the first resist pattern including a plurality of openings therein on the substrate; forming a second resist pattern on the substrate and within the plurality of openings of the first resist pattern, the second resist pattern including at least one opening therein on the substrate; and removing the first resist pattern to uncover the substrate underlying the first resist pattern.
    Type: Application
    Filed: March 12, 2008
    Publication date: September 17, 2009
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Feng-Cheng Hsu, Jian-Hong Chen
  • Publication number: 20090184081
    Abstract: A feeding bottle includes a body, a temperature sensing and measuring plate on a lateral wall portion of the body, and a plate-shaped warning device covered by the temperature sensing and measuring plate; the temperature sensing and measuring plate can change colors with temperature to indicate the temperature for the users such as the parents, nursing persons, and diners; the warning device can give a certain kind of sound effect according to the temperature so that the parents/nursing persons can easily make sure that the food contents of the feeding bottle isn't too hot before they feed little children/persons with disabilities; little children, the elderly, and persons with visual disabilities also can be directly warned by the warning sound effects given by the warning device if the temperature is too high.
    Type: Application
    Filed: January 23, 2008
    Publication date: July 23, 2009
    Inventors: Ming-Jung Wu, Jian-Hong Chen
  • Patent number: 7524607
    Abstract: A method is described for reducing the space width of holes in a first resist pattern and simultaneously removing unwanted holes to change the pattern density in the resulting second pattern. This technique provides holes with a uniform space width as small as 100 nm or less that is independent of pattern density in the second pattern. A positive resist is patterned to form holes with a first pattern density and first space width. A water soluble negative resist is coated over the first resist and selectively exposed to form a second patterned layer consisting of water insoluble plugs in unwanted holes in the first pattern and a thin water insoluble layer on the first resist pattern in unexposed portions. The plugs may form dense and isolated hole arrays while the thin insoluble layer reduces space width to the same extent in remaining holes in the second pattern.
    Type: Grant
    Filed: March 10, 2006
    Date of Patent: April 28, 2009
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Bang-Chien Ho, Jian-Hong Chen
  • Publication number: 20080286682
    Abstract: A photosensitive material for use in semiconductor manufacture comprises a copolymer that includes a plurality of photoresist chains and a plurality of hydrophobic chains, each hydrophobic chain attached to the end of one of the photoresist chains. The copolymer in response to externally applied energy will self-assemble to a photoresist layer and a hydrophobic layer.
    Type: Application
    Filed: May 14, 2007
    Publication date: November 20, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsiao-Wei Yeh, Jen-Chieh Shih, Jian-Hong Chen
  • Patent number: 7452822
    Abstract: A method for forming a dual damascene structure in a semiconductor device manufacturing process where via plugs which may include a thickness portion of a plug filling material overlying the process surface is formed by diffusing an acid into a plug filling material layer followed by reacting the acid with the plug filling material layer to form a soluble portion which is then removed using a solvent. A remaining portion of the plug filling material is cured and a BARC layer may be formed over the process surface prior to patterning trenches in an overlying resist layer and forming a dual damascene structure.
    Type: Grant
    Filed: February 13, 2006
    Date of Patent: November 18, 2008
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Jen-Chieh Shih, Bang-Ching Ho, Jian-Hong Chen
  • Patent number: 7419771
    Abstract: A method for reducing a critical dimension of a photoresist pattern while improving a line spacing between distal end portions of pattern lines wherein the method includes providing a substrate including an overlying resist; exposing the resist to an activating light source; baking the resist in a first baking process followed by developing the resist in a first development process to form a first resist pattern; then baking the first resist pattern in a second baking process followed by developing the first resist pattern in a second development process to form a second resist pattern having reduced dimensions; and, then dry trimming the second resist pattern to form a final resist pattern with reduced dimensions compared to the second resist pattern.
    Type: Grant
    Filed: January 11, 2005
    Date of Patent: September 2, 2008
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Bang-Chein Ho, Jian-Hong Chen
  • Publication number: 20080156346
    Abstract: A method for photolithography processing includes forming a photoresist layer on a surface of a substrate, baking the substrate to remove solvents from the photoresist layer, cleaning an edge of the substrate with a tape, and exposing the photoresist layer with radiation energy. The tape includes a cleaning material. The tape is positioned proximate to or in contact with the edge of the substrate while the substrate is rotating.
    Type: Application
    Filed: December 28, 2006
    Publication date: July 3, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsien-Cheng Wang, Hung Chang Hsieh, Tsiao-Chen Wu, Jian-Hong Chen
  • Publication number: 20070212877
    Abstract: An improved method of forming an integrated circuit that includes a dual damascene interconnect is described. A contact via hole is formed in a dielectric layer disposed above a semiconductor substrate. A protective layer is disposed on top of the dielectric layer and in the contact via hole, and subsequently forming as a recessed plug in the via, followed by etching to form a trench to complete formation of a dual damascene opening.
    Type: Application
    Filed: May 15, 2007
    Publication date: September 13, 2007
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Bang-Chein Ho, Jian-Hong Chen, D.J. Ou-Yang
  • Publication number: 20070202690
    Abstract: A method of making a semiconductor device including forming a first sacrificial layer over a first layer to be etched, the first sacrificial layer having a plurality of openings formed therethrough exposing a portion of the first layer; forming a first photoresist layer over the first sacrificial layer and filling the plurality of openings formed through the first sacrificial layer; forming a plurality of openings in the first photoresist layer, each one of the plurality of openings in the first photoresist layer overlying one of the openings in the first sacrificial layer and wherein each opening in the first sacrificial layer has a smaller cross-sectional area then the cross-sectional area of the overlying opening in the first photoresist layer; and etching the first layer through the openings in the first photoresist layer and the first sacrificial layer, comprising exposing the first layer to an etching material
    Type: Application
    Filed: February 27, 2006
    Publication date: August 30, 2007
    Inventors: Bang-Chein Ho, Jen-Chieh Shih, Jian-Hong Chen
  • Publication number: 20070190778
    Abstract: A method for forming a dual damascene structure in a semiconductor device manufacturing process where via plugs which may include a thickness portion of a plug filling material overlying the process surface is formed by diffusing an acid into a plug filling material layer followed by reacting the acid with the plug filling material layer to form a soluble portion which is then removed using a solvent. A remaining portion of the plug filling material is cured and a BARC layer may be formed over the process surface prior to patterning trenches in an overlying resist layer and forming a dual damascene structure.
    Type: Application
    Filed: February 13, 2006
    Publication date: August 16, 2007
    Inventors: Jen-Chieh Shih, Bang-Ching Ho, Jian-Hong Chen
  • Patent number: 7253112
    Abstract: A method of fabricating semiconductor devices using dual damascene processes to form plugs in the via holes composed of various high etch materials and bottom anti-reflection coating (BARC) materials. After via hole etch, a layer of high etch rate plug material is spin coated to fill the via holes. Next, a layer of photoresist is applied. The photoresist is then exposed through a mask and developed to form an etch opening. Using the remaining photoresist as an etch mask and with a bottom anti-reflection coating (BARC) as protection, the oxide or low k layer is etched to form subsequent wiring. The etch step is known as a damascene etch step. The remaining photoresist is removed and the trench/via openings are filled with metal forming inlaid metal interconnect wiring and contact vias.
    Type: Grant
    Filed: August 10, 2004
    Date of Patent: August 7, 2007
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Bang-Chien Ho, Jian-Hong Chen, Tsang-Jiuh Wu, Li-Te Lin, Li-Chih Chao, Hua-Tai Lin, Shyue-Sheng Lu
  • Patent number: 7254513
    Abstract: An apparatus for fault detection and classification (FDC) specification management including a storage device and a process module. The storage device stores a specification management record and a chart profile record. The specification management record stores statistical algorithm settings of a parameter and the chart profile record stores chart frame and alarm condition information. The process module, which resides in a memory, receives a manipulation message corresponding to the specification management record, and accordingly manipulates the chart profile record.
    Type: Grant
    Filed: September 22, 2004
    Date of Patent: August 7, 2007
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Mu-Tsang Lin, Yi-Yu Wu, Chia-Hung Chung, Jian-Hong Chen, Chon-Hwa Chu, Ie-Fun Lai, Wen-Sheng Chien