Patents by Inventor Jin Ha Kim

Jin Ha Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230024706
    Abstract: A method includes calculating whether a quantity of the PMs accumulated in a PF is at or above a risk level at which damage to the PF is caused when reproducing the PF, calculating a driving condition index by accumulating a weighting factor for a driving condition under which there is a likelihood of causing the damage to the PF, when the amount of accumulated PMs is at or above the risk level; calculating a temperature index in accordance with a temperature of the PF and a PM index in accordance with the quantity of the accumulated PMs when the quantity of the accumulated PMs is at or above the risk level; calculating a degradation condition index considering the driving condition index, the temperature of the PF, and the quantity of accumulated PMs; and changing a reproduction periodicity of the PF according to the degradation condition index.
    Type: Application
    Filed: June 14, 2022
    Publication date: January 26, 2023
    Applicants: Hyundai Motor Company, Kia Corporation
    Inventor: Jin Ha Kim
  • Patent number: 11557607
    Abstract: A semiconductor device includes a stacked structure including conductive layers and insulating layers alternately stacked with each other, and a channel layer passing through the stacked structure, wherein the channel layer is a single layer, the single layer including a first GIDL region, a cell region, and a second GIDL region, and the first GIDL region has a greater thickness than each of the cell region and the second GIDL region.
    Type: Grant
    Filed: July 30, 2021
    Date of Patent: January 17, 2023
    Assignee: SK hynix Inc.
    Inventor: Jin Ha Kim
  • Publication number: 20220403430
    Abstract: The present disclosure relates to cell immobilized beads and a method for preparing the same and, more specifically, to cell-immobilized beads wherein the conversion activity of cells contained in the immobilized beads is excellent and wherein the conversion activity is maintained even during distribution and storage processes, a method for preparing the cell-immobilized beads, and a use of the conversion activity of the beads.
    Type: Application
    Filed: October 30, 2020
    Publication date: December 22, 2022
    Inventors: Soun Gyu KWON, Bu-Soo PARK, Sanghee LEE, Jin-Ha KIM, Sin Hye AHN, Eunsoo CHOI
  • Patent number: 11522052
    Abstract: A semiconductor device includes a stack including alternately stacked conductive films and insulating films, wherein the stack includes an opening penetrating the conductive films and the insulating films, and wherein the stack includes a rounded corner that is exposed to the opening. The semiconductor device also includes a first channel film formed in the opening and including a first curved surface surrounding the rounded corner. The semiconductor device further includes a conductive pad formed in the opening, and a second channel film interposed between the first curved surface of the first channel film and the conductive pad.
    Type: Grant
    Filed: June 30, 2020
    Date of Patent: December 6, 2022
    Assignee: SK hynix Inc.
    Inventor: Jin Ha Kim
  • Publication number: 20220375957
    Abstract: A semiconductor device includes a cell array including a source structure, a peripheral circuit, an interconnection structure located between the cell array and the peripheral circuit and electrically coupled to the peripheral circuit, and a decoupling structure configured to prevent a coupling capacitor that occurs between the cell array and the interconnection structure.
    Type: Application
    Filed: August 3, 2022
    Publication date: November 24, 2022
    Applicant: SK hynix Inc.
    Inventor: Jin Ha KIM
  • Patent number: 11444096
    Abstract: A semiconductor device includes a cell array including a source structure, a peripheral circuit, an interconnection structure located between the cell array and the peripheral circuit and electrically coupled to the peripheral circuit, and a decoupling structure configured to prevent a coupling capacitor that occurs between the cell array and the interconnection structure.
    Type: Grant
    Filed: April 13, 2020
    Date of Patent: September 13, 2022
    Assignee: SK hynix Inc.
    Inventor: Jin Ha Kim
  • Patent number: 11410955
    Abstract: A semiconductor memory device includes a first chip having a peripheral transistor and a first insulating layer, and includes a second chip having a stacked structure and a second insulating layer. The stacked structure includes conductive patterns and insulating patterns alternately stacked with each other, the first insulating layer includes a first bonding surface, the second insulating layer includes a second bonding surface contacting the first bonding surface, and the second chip further includes a protrusion protruding from the second bonding surface of the second insulating layer toward the first insulating layer.
    Type: Grant
    Filed: April 13, 2020
    Date of Patent: August 9, 2022
    Assignee: SK hynix Inc.
    Inventor: Jin Ha Kim
  • Publication number: 20220149074
    Abstract: A semiconductor device includes: an alternating stack that is disposed over a lower structure and includes gate electrodes and dielectric layers which are staked alternately; a memory stack structure that includes a channel layer extending to penetrate through the alternating stack, and a memory layer surrounding the channel layer; a source contact layer in contact with a lower outer wall of the vertical channel layer and disposed between the lower structure and the alternating stack; a source contact plug spaced apart from the memory stack structure and extending to penetrate through the alternating stack; and a sealing spacer suitable for sealing the gate electrodes and disposed between the source contact plug and the gate electrodes. The sealing spacer has an etch resistance that is different from an etch resistance of the dielectric layers.
    Type: Application
    Filed: January 26, 2022
    Publication date: May 12, 2022
    Inventor: Jin-Ha KIM
  • Patent number: 11271008
    Abstract: A semiconductor device includes: an alternating stack that is disposed over a lower structure and includes gate electrodes and dielectric layers which are staked alternately; a memory stack structure that includes a channel layer extending to penetrate through the alternating stack, and a memory layer surrounding the channel layer; a source contact layer in contact with a lower outer wall of the vertical channel layer and disposed between the lower structure and the alternating stack; a source contact plug spaced apart from the memory stack structure and extending to penetrate through the alternating stack; and a sealing spacer suitable for sealing the gate electrodes and disposed between the source contact plug and the gate electrodes. The sealing spacer has an etch resistance that is different from an etch resistance of the dielectric layers.
    Type: Grant
    Filed: April 7, 2020
    Date of Patent: March 8, 2022
    Assignee: SK hynix Inc.
    Inventor: Jin-Ha Kim
  • Publication number: 20210396195
    Abstract: An apparatus for controlling a low-pressure exhaust gas recirculation (LP-EGR) system for freezing prevention includes an intake air temperature sensor configured to measure a temperature of intake air introduced from outside, at least one engine driving sensor used to diagnose and learn a driving state of an engine, the LP-EGR system configured such that at least a portion of exhaust gas flows into the LP-EGR system as intake air, and a controller configured to perform diagnosis and learning of the driving state of the engine using the at least one engine driving sensor or to operate the LP-EGR system depending on the temperature of the intake air measured by the intake air temperature sensor when coasting conditions of a vehicle are satisfied.
    Type: Application
    Filed: September 28, 2020
    Publication date: December 23, 2021
    Inventor: Jin Ha Kim
  • Publication number: 20210358949
    Abstract: A semiconductor device includes a stacked structure including conductive layers and insulating layers alternately stacked with each other, and a channel layer passing through the stacked structure, wherein the channel layer is a single layer, the single layer including a first GIDL region, a cell region, and a second GIDL region, and the first GIDL region has a greater thickness than each of the cell region and the second GIDL region.
    Type: Application
    Filed: July 30, 2021
    Publication date: November 18, 2021
    Applicant: SK hynix Inc.
    Inventor: Jin Ha KIM
  • Patent number: 11114457
    Abstract: A semiconductor device includes a stacked structure including conductive layers and insulating layers alternately stacked with each other, and a channel layer passing through the stacked structure, wherein the channel layer is a single layer, the single layer including a first GIDL region, a cell region, and a second GIDL region, and the first GIDL region has a greater thickness than each of the cell region and the second GIDL region.
    Type: Grant
    Filed: October 22, 2019
    Date of Patent: September 7, 2021
    Assignee: SK hynix Inc.
    Inventor: Jin Ha Kim
  • Publication number: 20210249525
    Abstract: A method of manufacturing a semiconductor device includes forming a stacked structure, forming an opening in the stacked structure, forming a preliminary channel layer in the opening, forming a channel layer by performing heat treatment on the preliminary channel layer, etching an inner surface of the channel layer, and performing ozone (O3) treatment on an etched inner surface of the channel layer.
    Type: Application
    Filed: April 13, 2021
    Publication date: August 12, 2021
    Inventor: Jin Ha KIM
  • Publication number: 20210193627
    Abstract: A method of manufacturing a semiconductor device includes forming a cell chip including a first substrate, a source layer on the first substrate, a stacked structure on the source layer, and a channel layer passing through the stacked structure and coupled to the source layer, flipping the cell chip, exposing a rear surface of the source layer by removing the first substrate from the cell chip, performing surface treatment on the rear surface of the source layer to reduce a resistance of the source layer, forming a peripheral circuit chip including a second substrate and a circuit on the second substrate, and bonding the cell chip including the source layer with a reduced resistance to the peripheral circuit chip.
    Type: Application
    Filed: March 10, 2021
    Publication date: June 24, 2021
    Applicant: SK hynix Inc.
    Inventor: Jin Ha KIM
  • Publication number: 20210175242
    Abstract: A method of manufacturing a semiconductor memory device includes: forming sacrificial patterns and insulating patterns, which are alternately stacked on a source structure; forming channel structures penetrating the sacrificial patterns and the insulating patterns; forming a first trench and a second trench, which penetrate the sacrificial patterns and the insulating patterns; replacing the sacrificial patterns with conductive patterns through the first and second trenches; and forming gate isolation layers, which penetrate some of the conductive patterns and some of the insulating patterns, and are located between the first trench and the second trench. The insulating patterns include a second insulating pattern and first insulating patterns between the second insulating pattern and the source structure. Lowermost portions of the gate isolation layers are located in the second insulating pattern. The second insulating pattern has a thickness thicker than those of the first insulating patterns.
    Type: Application
    Filed: May 27, 2020
    Publication date: June 10, 2021
    Applicant: SK hynix Inc.
    Inventor: Jin Ha KIM
  • Publication number: 20210167083
    Abstract: A semiconductor device includes: an alternating stack that is disposed over a lower structure and includes gate electrodes and dielectric layers which are staked alternately; a memory stack structure that includes a channel layer extending to penetrate through the alternating stack, and a memory layer surrounding the channel layer; a source contact layer in contact with a lower outer wall of the vertical channel layer and disposed between the lower structure and the alternating stack; a source contact plug spaced apart from the memory stack structure and extending to penetrate through the alternating stack; and a sealing spacer suitable for sealing the gate electrodes and disposed between the source contact plug and the gate electrodes. The sealing spacer has an etch resistance that is different from an etch resistance of the dielectric layers.
    Type: Application
    Filed: April 7, 2020
    Publication date: June 3, 2021
    Inventor: Jin-Ha KIM
  • Publication number: 20210151404
    Abstract: A semiconductor memory device includes a first chip having a peripheral transistor and a first insulating layer, and includes a second chip having a stacked structure and a second insulating layer. The stacked structure includes conductive patterns and insulating patterns alternately stacked with each other, the first insulating layer includes a first bonding surface, the second insulating layer includes a second bonding surface contacting the first bonding surface, and the second chip further includes a protrusion protruding from the second bonding surface of the second insulating layer toward the first insulating layer.
    Type: Application
    Filed: April 13, 2020
    Publication date: May 20, 2021
    Applicant: SK hynix Inc.
    Inventor: Jin Ha KIM
  • Publication number: 20210151456
    Abstract: A semiconductor device includes a cell array including a source structure, a peripheral circuit, an interconnection structure located between the cell array and the peripheral circuit and electrically coupled to the peripheral circuit, and a decoupling structure configured to prevent a coupling capacitor that occurs between the cell array and the interconnection structure.
    Type: Application
    Filed: April 13, 2020
    Publication date: May 20, 2021
    Applicant: SK hynix Inc.
    Inventor: Jin Ha KIM
  • Patent number: 11004956
    Abstract: A method of manufacturing a semiconductor device includes forming a stacked structure, forming an opening in the stacked structure, forming a preliminary channel layer in the opening, forming a channel layer by performing heat treatment on the preliminary channel layer, etching an inner surface of the channel layer, and performing ozone (O3) treatment on an etched inner surface of the channel layer.
    Type: Grant
    Filed: November 15, 2019
    Date of Patent: May 11, 2021
    Assignee: SK hynix Inc.
    Inventor: Jin Ha Kim
  • Publication number: 20210134956
    Abstract: A semiconductor device includes a stack including alternately stacked conductive films and insulating films, wherein the stack includes an opening penetrating the conductive films and the insulating films, and wherein the stack includes a rounded corner that is exposed to the opening. The semiconductor device also includes a first channel film formed in the opening and including a first curved surface surrounding the rounded corner. The semiconductor device further includes a conductive pad formed in the opening, and a second channel film interposed between the first curved surface of the first channel film and the conductive pad.
    Type: Application
    Filed: June 30, 2020
    Publication date: May 6, 2021
    Applicant: SK hynix Inc.
    Inventor: Jin Ha KIM