Patents by Inventor Jing-Meng Liu

Jing-Meng Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6801030
    Abstract: A current sense apparatus and method comprises a common drain DMOSFET and a MOSFET connected in series between a high voltage and a low voltage to serve as an output stage. The DMOSFET produces a phase output current, a mirror current mirrored from the phase output current, and a sense voltage. A servo amplifier is connected with the mirror current and sense voltage to produce a current sense signal. Due to the mirror current from the DMOSFET proportional to the phase output current, the current sense apparatus senses the phase output current in a temperature independent manner.
    Type: Grant
    Filed: May 21, 2003
    Date of Patent: October 5, 2004
    Assignee: Richtek Technology Corp.
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Publication number: 20040189351
    Abstract: A current sense apparatus and method comprises a common drain DMOSFET and a MOSFET connected in series between a high voltage and a low voltage to serve as an output stage. The DMOSFET produces a phase output current, a mirror current mirrored from the phase output current, and a sense voltage. A servo amplifier is connected with the mirror current and sense voltage to produce a current sense signal. Due to the mirror current from the DMOSFET proportional to the phase output current, the current sense apparatus senses the phase output current in a temperature independent manner.
    Type: Application
    Filed: April 9, 2004
    Publication date: September 30, 2004
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Patent number: 6747508
    Abstract: A resistance adjustable of resistance mirror circuit having a master resistor R0, a reference current source terminal providing a current value I0 through the master resistor R0 to ground; a first transistor; a current mirror source terminal providing a current value n I0, through the first transistor to ground; an operational amplifier having a positive terminal connecting to a drain of the first transistor, a negative terminal connecting to the other terminal of the master resistor R0, and an output terminal connecting to a gate of the first transistor; a mirror resistor set composed of a plurality of transistors in parallel each other and having their source electrode connecting to ground. Each transistor of the mirror resistor set has a ratio of channel width over channel length being m-fold of that of the first transistor, where m, n is any positive numbers.
    Type: Grant
    Filed: August 28, 2002
    Date of Patent: June 8, 2004
    Assignee: Richtek Technology Corp.
    Inventors: Jing-Meng Liu, Kent Hwang, Chao-Hsuan Chuang, Cheng-Hsuan Fan
  • Publication number: 20040085053
    Abstract: A programmable voltage supervisory circuit and method with minimum programming pins and low quiescent current is provided to monitor a supply voltage, by which only one programming pin can configure three voltage levels for the threshold voltage to be compared to the supply voltage. The programming pin is connected with a voltage select signal that is defined to be high, low or floating states each determines a setting voltage among three levels corresponding to the three threshold voltages, respectively, by a voltage select circuit. A sample/hold circuit in combination with a switch arrangement is further connected to the voltage select circuit such that the programmable voltage supervisory circuit is only operationable during the duty of a clock and thereby to reduce the power consumption thereof by squeezing the duty.
    Type: Application
    Filed: October 30, 2002
    Publication date: May 6, 2004
    Inventors: Chao-Hsuan Chuang, Jing-Meng Liu, Cheng-Hsuan Fan, Kent Hwang
  • Publication number: 20040076024
    Abstract: In a method for a DC-DC power conversion performed by a switching mode buck voltage converter, the power conversion is split into two or more stages, and a feed-forward signal is generated by one of the stages and sent to another stage prior thereto. The feed-forward signal is generated by responding to a load current transient, such as output voltage drop, ON-duty increment or decrement occurred in the PWM control loop, error amp output swinging, and any other detectable signals in response to load current transient of the voltage converter. As a result, the performance of the DC-DC voltage converter is improved due to the prior stage modulated early in time, and both lower ripple current and peak current in steady state operations and fast response to load current transient conditions could be simultaneously obtained.
    Type: Application
    Filed: October 14, 2003
    Publication date: April 22, 2004
    Inventors: Jing-Meng Liu, Liang-Pin Tai, Der-Jiunn Wang
  • Publication number: 20040051582
    Abstract: In a trimmer method and device, a reference signal of a target circuit is compared with a test signal, and a binary count output is generated according to result of the comparison. Thereafter, according to logic states of bits of the binary count output, electrical conduction through passive components that are coupled to the target circuit and that correspond respectively to the bits of the binary count output are selectively enabled and disabled so as to adjust the reference signal. The above steps are repeated by varying the binary count output until the reference signal approximates the test signal. Thereafter, fuses coupled to the passive components are melted selectively in a single fuse-melting operation so as to maintain the enabled and disabled states of electrical conduction through the passive components in order to set the reference signal to be approximate to the test signal.
    Type: Application
    Filed: September 18, 2002
    Publication date: March 18, 2004
    Inventors: Cheng-Hsuan Fan, Jing-Meng Liu
  • Publication number: 20040047091
    Abstract: In a voltage converter with a high-side short-circuit protection before an input voltage provided by a high-voltage power supply reaches a first threshold, a driver detects the input voltage and the output voltage of the converter to turn on the low-side transistor of the converter and turn off the high-voltage power supply when the input voltage ranges between the first threshold and a second threshold and the output voltage reaches a third threshold, to thereby avoid damages to the circuit connected to the output node of the converter. The driver comprises a front-end drive circuit to switch the high-side and low-side transistors and a low-voltage logic control circuit for the turning-on of the low-side transistor.
    Type: Application
    Filed: September 3, 2003
    Publication date: March 11, 2004
    Inventors: Chao-Hsuan Chang, Peng-Ju Lan, Hsien-Ming Chiu, Jing-Meng Liu
  • Patent number: 6703885
    Abstract: In a trimmer method and device, a reference signal of a target circuit is compared with a test signal, and a binary count output is generated according to result of the comparison. Thereafter, according to logic states of bits of the binary count output, electrical conduction through passive components that are coupled to the target circuit and that correspond respectively to the bits of the binary count output are selectively enabled and disabled so as to adjust the reference signal. The above steps are repeated by varying the binary count output until the reference signal approximates the test signal. Thereafter, fuses coupled to the passive components are melted selectively in a single fuse-melting operation so as to maintain the enabled and disabled states of electrical conduction through the passive components in order to set the reference signal to be approximate to the test signal.
    Type: Grant
    Filed: September 18, 2002
    Date of Patent: March 9, 2004
    Assignee: Richtek Technology Corp.
    Inventors: Cheng-Hsuan Fan, Jing-Meng Liu
  • Publication number: 20040008011
    Abstract: To balance the current of individual channel as well as regulate the output voltage for a multi-phase DC-to-DC buck converter, the converter output voltage is sensed and compared with a reference signal to produce a first error signal serving as first control signal for PWM signals of the converter and the channel currents are sensed, summed, averaged and subtracted to produce second error signals that are further modified by saw-tooth wave signal to produce second control signals for the PWM signals. Moreover, the reference signal is controlled by the summed channel currents for adjustable load regulation.
    Type: Application
    Filed: July 12, 2002
    Publication date: January 15, 2004
    Inventors: Hung-I Wang, Shwu-Liang Hsieh, Liang-Pin Tai, Jing-Meng Liu
  • Publication number: 20040008096
    Abstract: An inductor equivalent circuit is disclosed. The circuit comprises a reference current source, a first current mirror, a second current mirror, two operational amplifiers OP1 and OP2, a capacitor, a first transistor, a second transistor, a mirror resistor set, and a bypass current source in parallel with the capacitor. An input signal is through OP1 and second transistor to control the reference current source. The first mirror current is then feed-back a signal to the first transistor through an OP2. The current signal makes the drain current of the first transistor lags the input voltage signal by 90° due to the capacitor coupled with the first mirror current source.
    Type: Application
    Filed: January 15, 2003
    Publication date: January 15, 2004
    Applicant: RichTek Technology Corp.
    Inventors: Jing-Meng Liu, Kent Hwang, Chao-Hsuan Chuang, Cheng-Hsuan Fan
  • Patent number: 6670794
    Abstract: To balance the current of individual channel as well as regulate the output voltage for a multi-phase DC-to-DC buck converter, the converter output voltage is sensed and compared with a reference signal to produce a first error signal serving as first control signal for PWM signals of the converter and the channel currents are sensed, summed, averaged and subtracted to produce second error signals that are further modified by saw-tooth wave signal to produce second control signals for the PWM signals. Moreover, the reference signal is controlled by the summed channel currents for adjustable load regulation.
    Type: Grant
    Filed: July 12, 2002
    Date of Patent: December 30, 2003
    Assignee: Richtek Technology Corp.
    Inventors: Hung-I Wang, Shwu-Liang Hsieh, Liang-Pin Tai, Jing-Meng Liu
  • Publication number: 20030218893
    Abstract: A two-step ripple-free multi-phase buck converter and method thereof comprises a first-stage voltage regulator to convert an input voltage to an intermediate voltage and a second-stage voltage regulator with a phase number not less than two to further convert the intermediate voltage to an output voltage by a split phase control, in which the ratio of the intermediate voltage to the output voltage is intended to the phase number such that the steady state output current of the converter approaches to be ripple-free, and hence the drivers and MOSFETs for the second-stage voltage regulator are lower cost, the efficiency of the second-stage voltage regulator is improved, and a higher slew rate current is obtained for transient driving capabilities.
    Type: Application
    Filed: May 21, 2003
    Publication date: November 27, 2003
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Publication number: 20030219004
    Abstract: In a synchronized data communication on a one-wired bus, it transmits and receives a synchronizing signal that segments part of or all proportions of the data signal by use of three electrically distinguishable statuses for the identifier of the synchronizing signal and the logic states of the data signal to increase the endurance of frequency displacement and resist influences of the interference of external conditions, low quality of transmission medium, and limitation of transmission distance and make the reliability and correctness of the signal transmission improve substantially. It is also clearly illustrated the feasibility and simplicity for implementing the one-wired synchronized communication by a plurality of exemplary signal types and a transceiver circuitry.
    Type: Application
    Filed: May 24, 2002
    Publication date: November 27, 2003
    Inventors: Jing-Meng Liu, Kent Hwang, Chao-Hsuan Chuang, Cheng-Hsuan Fan
  • Publication number: 20030218455
    Abstract: A current sense apparatus and method comprises a common drain DMOSFET and a MOSFET connected in series between a high voltage and a low voltage to serve as an output stage. The DMOSFET produces a phase output current, a mirror current mirrored from the phase output current, and a sense voltage. A servo amplifier is connected with the mirror current and sense voltage to produce a current sense signal. Due to the mirror current from the DMOSFET proportional to the phase output current, the current sense apparatus senses the phase output current in a temperature independent manner.
    Type: Application
    Filed: May 21, 2003
    Publication date: November 27, 2003
    Inventors: Liang-Pin Tai, Shwu-Liang Hsieh, Hung-I Wang, Jing-Meng Liu
  • Publication number: 20030179529
    Abstract: A circuit protection device includes an overheat protecting circuit connected to a main circuit and capable of being activated so as to shut down the main circuit when operating temperature of the main circuit reaches a predetermined value, and a current limiting circuit connected to the main circuit for preventing current through the main circuit from exceeding a predetermined threshold value. The current limiting circuit is further connected to the overheat protecting circuit and controls activation of the overheat protecting circuit when the current through the main circuit reaches the predetermined threshold value. Therefore, erroneous operation of the circuit protection device due to a shift in component characteristics of the overheat protecting circuit attributed to limitations in fabrication can be avoided.
    Type: Application
    Filed: October 29, 2002
    Publication date: September 25, 2003
    Inventors: Jian-Rong Huang, Liang-Pin Tai, Jing-Meng Liu
  • Publication number: 20030141923
    Abstract: A resistance adjustable of resistance mirror circuit comprises: a master resistor R0, a reference current source terminal providing a current value I0 through the master resistor R0 to ground; a first transistor; a current mirror source terminal providing a current value nI0, through the first transistor to ground; an operational amplifier having a positive terminal connecting to a drain of the first transistor, a negative terminal connecting to the other terminal of the master resistor R0, and an output terminal connecting to a gate of the first transistor; a mirror resistor set composed of a plurality of transistors in parallel each other and having their source electrode connecting to ground. Each transistor of the mirror resistor set has a ratio of channel width over channel length being m-fold of that of the first transistor, where m, n is any positive numbers.
    Type: Application
    Filed: August 28, 2002
    Publication date: July 31, 2003
    Applicant: Richtek Technology Corp.
    Inventors: Jing-Meng Liu, Kent Hwang, Chao-Hsuan Chuang, Cheng-Hsuan Fan
  • Patent number: 6426855
    Abstract: A voltage clamping circuit that protects integrated circuits having multiple separate power supply voltage terminals from damage when an ESD event causes excessive differential voltages between the multiple separate power supply voltage terminals. The voltage clamping circuit has two subgroups of Darlington connected clamping transistors. The first subgroup of Darlington connected clamping transistors is connected between the first power supply voltage terminal and the second power supply voltage terminal. If the differential voltage exceeds the first clamping voltage level, the first subgroup of Darlington connected clamping transistors turn on and restore the first differential voltage to a level less than the first clamping voltage level. The second subgroup of Darlington connected clamping transistors connected between the second power supply terminal and the first power supply terminal.
    Type: Grant
    Filed: June 18, 2001
    Date of Patent: July 30, 2002
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Jian-Hsing Lee, Jiaw-Ren Shih, Yi-Hsun Wu, Jing-Meng Liu
  • Patent number: 6414470
    Abstract: An apparatus and method for current balance in a multi-phase DC-to-DC converter with a converter output voltage and a plurality of channel currents employs for each channel a multi-input pulse width modulator or an ordinary pulse width modulator in conjunction with a multi-input comparator to produce a respective PWM signal to regulate the corresponding channel current. In addition to the comparison of the converter output voltage with a reference signal to produce an error signal, the apparatus and method compares the error signal with a ramp signal and the corresponding channel current with each of the other channel currents with the multi-input pulse width modulator. Alternatively, a ramp signal is compared by the ordinary pulse width modulator with a signal derived from the multi-input comparator which subtracts the corresponding channel current from each other channel current and sums the error signal.
    Type: Grant
    Filed: January 22, 2002
    Date of Patent: July 2, 2002
    Assignee: Richtek Technology Corp.
    Inventors: Jing-Meng Liu, Liang-Pin Tai, Hung-I Wang
  • Patent number: 6400542
    Abstract: A voltage clamping circuit that protects integrated circuits having multiple separate power supply voltage terminals from damage when an ESD event causes excessive differential voltages between the multiple separate power supply voltage terminals. The voltage clamping circuit has two subgroups of Darlington connected clamping transistors. The first subgroup of Darlington connected clamping transistors is connected between the first power supply voltage terminal and the second power supply voltage terminal. If the differential voltage exceeds the first clamping voltage level, the first subgroup of Darlington connected clamping transistors turn on and restore the first differential voltage to a level less than the first clamping voltage level. The second subgroup of Darlington connected clamping transistors connected between the second power supply terminal and the first power supply terminal.
    Type: Grant
    Filed: June 18, 2001
    Date of Patent: June 4, 2002
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Jian-Hsing Lee, Jian-Ren Shih, Yi-Hsun Wu, Jing-Meng Liu
  • Publication number: 20010036050
    Abstract: A voltage clamping circuit that protects integrated circuits having multiple separate power supply voltage terminals from damage when an ESD event causes excessive differential voltages between the multiple separate power supply voltage terminals. The voltage clamping circuit has two subgroups of Darlington connected clamping transistors. The first subgroup of Darlington connected clamping transistors is connected between the first power supply voltage terminal and the second power supply voltage terminal. If the differential voltage exceeds the first clamping voltage level, the first subgroup of Darlington connected clamping transistors turn on and restore the first differential voltage to a level less than the first clamping voltage level. The second subgroup of Darlington connected clamping transistors connected between the second power supply terminal and the first power supply terminal.
    Type: Application
    Filed: June 18, 2001
    Publication date: November 1, 2001
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY
    Inventors: Jian-Hsing Lee, Jiaw-Ren Shih, Yi-Hsun Wu, Jing-Meng Liu