Patents by Inventor Jisong JIN

Jisong JIN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11664234
    Abstract: Semiconductor structures and fabrication methods are provided. An exemplary fabrication method includes providing a to-be-etched layer; forming a first sacrificial film on the to-be-etched layer; and forming a plurality of discrete first sidewall spacers and sidewall trenches on the first sacrificial film. Each sidewall trench is located between two adjacent first sidewall spacers; the first sidewall trenches include a first sidewall trench and a second sidewall trench, and a width of the second sidewall trench is greater than that of the first sidewall trench. The method also includes forming a second sidewall spacer in the first sidewall trench to fill the first sidewall trench; and etching the first sacrificial film using the first sidewall spacers and the second sidewall spacer as an etching mask to form a plurality of discrete first sacrificial layers on the to-be-etched layer.
    Type: Grant
    Filed: September 25, 2020
    Date of Patent: May 30, 2023
    Assignees: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION, SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
    Inventor: Jisong Jin
  • Patent number: 11651964
    Abstract: A semiconductor structure and a forming method thereof are provided.
    Type: Grant
    Filed: March 31, 2021
    Date of Patent: May 16, 2023
    Assignees: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION, SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
    Inventor: Jisong Jin
  • Patent number: 11637092
    Abstract: A semiconductor structure and a forming method thereof are provided.
    Type: Grant
    Filed: March 31, 2021
    Date of Patent: April 25, 2023
    Assignees: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION, SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
    Inventor: Jisong Jin
  • Patent number: 11631744
    Abstract: Disclosed are a semiconductor structure and a forming method thereof.
    Type: Grant
    Filed: May 6, 2021
    Date of Patent: April 18, 2023
    Assignees: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION, SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
    Inventor: Jisong Jin
  • Patent number: 11631743
    Abstract: A semiconductor structure and a forming method of a semiconductor structure are provided.
    Type: Grant
    Filed: April 6, 2021
    Date of Patent: April 18, 2023
    Assignees: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION, SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
    Inventors: Abraham Yoo, Jisong Jin
  • Patent number: 11626497
    Abstract: A semiconductor structure and a forming method thereof are provided. In one form, a semiconductor structure includes: a substrate; discrete channel structures on the substrate in device regions; a power rail line, located in the substrate of a power rail region; a gate structure, extending across the channel structures; source/drain doped regions, located in the channel structures on two sides of the gate structure; an interlayer dielectric layer, located at a side portion of the gate structure; a power rail contact plug, penetrating a partial thickness of the interlayer dielectric layer at a top of the power rail line, where the power rail contact plug is in full contact with a top surface of the power rail line in a longitudinal direction; and a source/drain contact layer, located in the interlayer dielectric layer and in contact with the source/drain doped region, where on a projection surface parallel to the substrate, the source/drain contact layer extends across the power rail line.
    Type: Grant
    Filed: March 31, 2021
    Date of Patent: April 11, 2023
    Assignees: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION, SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
    Inventors: Jisong Jin, Subhash Kuchanuri, Abraham Yoo
  • Publication number: 20230056668
    Abstract: A semiconductor structure and a method for forming the same are provided. One form of a method includes: forming a source/drain groove in the channel structure on two sides of a gate structure; forming a sacrificial epitaxial layer on a bottom of the source/drain groove; forming, on the sacrificial epitaxial layer, a source/drain doped layer in the source/drain groove; and removing the sacrificial epitaxial layer, to form a gap between a bottom of the source/drain doped layer and the protrusion. After the sacrificial epitaxial layer is formed, the source/drain doped layer located in the source/drain groove may be formed on the sacrificial epitaxial layer using the epitaxy process on the basis of the sacrificial epitaxial layer. Therefore, the epitaxy process for forming the source/drain doped layer is prevented from adverse effects, the epitaxial growth quality of the source/drain doped layer is ensured, and a performance of the semiconductor structure is optimized.
    Type: Application
    Filed: April 21, 2022
    Publication date: February 23, 2023
    Applicants: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong JIN
  • Patent number: 11532513
    Abstract: A method for forming a semiconductor structure includes providing a substrate, including a first region and a second region adjacent to the first region; forming a first dielectric layer on the substrate in the first region and the second region; and forming a plurality of first plug structures in the first dielectric layer. The top surface of each first plug structure is exposed by the first dielectric layer. The method further includes forming a first conductive layer on the first dielectric layer of the second region; forming a second dielectric layer on the first dielectric layer of the first region and on the first conductive layer of the second region; and forming a plurality of second plug structures in the second dielectric layer of the first region. The bottom surface of each second plug structure is in contact with the top surface of a first plug structure.
    Type: Grant
    Filed: September 28, 2020
    Date of Patent: December 20, 2022
    Assignees: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong Jin
  • Publication number: 20220328642
    Abstract: A semiconductor structure and a method for forming the same are provided.
    Type: Application
    Filed: April 4, 2022
    Publication date: October 13, 2022
    Applicants: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventors: Jisong JIN, Abraham Yoo
  • Publication number: 20220328484
    Abstract: A semiconductor structure is provided. The semiconductor structure including: a substrate, where the substrate includes a first region and a second region adjacent to the first region; a plurality of fins formed over the first region of the substrate; an isolation layer over the substrate between adjacent fins of the plurality of fins, where a top of the isolation layer is lower than a top surface of a fin of the plurality of fins, the isolation layer over the second region and the second region of the substrate together contain a power rail opening, and the substrate contains a through-hole at a bottom of the power rail opening; and a first metal layer in the power rail opening and the through-hole, where a back surface of the first metal layer is above a back surface of the substrate.
    Type: Application
    Filed: June 23, 2022
    Publication date: October 13, 2022
    Inventor: Jisong JIN
  • Publication number: 20220319863
    Abstract: Semiconductor device is provided. The semiconductor device includes a to-be-etched layer having a plurality of first regions and a plurality of second regions that are alternately arranged along a first direction, where the second region includes a second trench region; a first mask layer on the plurality of first regions and the plurality of second regions of the to-be-etched layer; a second mask layer on the first mask layer; a first trench penetrating the first mask layer and the second mask layer over a first region of the plurality of first regions; a mask sidewall spacer on sidewall surfaces of the first trench; and second trenches over the plurality of second trench regions of the plurality of second regions, where a sidewall surface of the second trench exposes a corresponding mask sidewall spacer of an adjacent first trench.
    Type: Application
    Filed: June 24, 2022
    Publication date: October 6, 2022
    Inventor: Jisong JIN
  • Patent number: 11443955
    Abstract: Semiconductor devices and fabrication methods are provided. An exemplary fabrication method includes providing a to-be-etched layer having a plurality of first regions and second regions; forming a first mask layer on the to-be-etched layer; doping portions of the first mask layer outside the second trench regions; forming a second mask layer on the first mask layer; forming a first trench penetrating the first mask layer and the second mask layer over the first regions; forming a mask sidewall spacer on sidewall surfaces of the first trench; removing the second mask layer; and removing the first mask layer in the second trench regions using the mask sidewall spacers and the doped portions of the first mask layer as an etching mask to form seconds trenches over the second trench regions of the plurality of second regions. The sidewall surface of the second trench exposes a corresponding mask sidewall spacer.
    Type: Grant
    Filed: April 20, 2020
    Date of Patent: September 13, 2022
    Assignees: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong Jin
  • Patent number: 11437378
    Abstract: A semiconductor structure and a method for forming the semiconductor structure are provided. The method includes providing a substrate including a first region and a second region, and forming a plurality of fins over the first region. The method also includes forming an isolation layer over a front surface of the substrate, and forming a power rail opening by etching the isolation layer and a first portion of the second region. In addition, the method includes forming a through-hole by etching a second portion of the substrate, and forming a first metal layer in the power rail opening and the through-hole. Further, the method includes thinning a back surface of the substrate until the first metal layer is exposed, and back-etching the back surface of the substrate to enable a back surface of the first metal layer to be above the back surface of the substrate.
    Type: Grant
    Filed: March 3, 2021
    Date of Patent: September 6, 2022
    Assignees: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong Jin
  • Publication number: 20220199791
    Abstract: Disclosed are a semiconductor structure and a forming method thereof.
    Type: Application
    Filed: May 6, 2021
    Publication date: June 23, 2022
    Applicants: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong JIN
  • Patent number: 11355351
    Abstract: A semiconductor device and its fabrication method are provided. The method includes providing a layer to be etched; forming a first mask layer on the layer to be etched; forming a first trench and a second trench in the first mask layer; forming a blocking layer over the first mask layer, where a portion of the blocking layer is formed in a first portion of the first trench and a first portion of the second trench; forming a first dividing layer in a first blocking opening to divide the first trench along a first direction; when forming the first dividing layer, forming second dividing layers on two sidewalls of a second blocking opening and arranged along the first direction, where the second dividing layers divide the second trench along the first direction; and after forming the first dividing layer and the second dividing layers, removing the blocking layer.
    Type: Grant
    Filed: April 23, 2020
    Date of Patent: June 7, 2022
    Assignees: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventors: Jisong Jin, Yanhua Wu, Junling Pang
  • Publication number: 20220157957
    Abstract: A semiconductor structure and a forming method thereof are provided. In one form, a semiconductor structure includes: a substrate; discrete channel structures on the substrate in device regions; a power rail line, located in the substrate of a power rail region; a gate structure, extending across the channel structures; source/drain doped regions, located in the channel structures on two sides of the gate structure; an interlayer dielectric layer, located at a side portion of the gate structure; a power rail contact plug, penetrating a partial thickness of the interlayer dielectric layer at a top of the power rail line, where the power rail contact plug is in full contact with a top surface of the power rail line in a longitudinal direction; and a source/drain contact layer, located in the interlayer dielectric layer and in contact with the source/drain doped region, where on a projection surface parallel to the substrate, the source/drain contact layer extends across the power rail line.
    Type: Application
    Filed: March 31, 2021
    Publication date: May 19, 2022
    Applicants: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventors: Jisong JIN, Subhash KUCHANURI, Abraham YOO
  • Patent number: 11335560
    Abstract: A method for fabricating a semiconductor device includes providing a to-be-etched layer, including alternately arranged first regions and second regions along a first direction. Each second region includes a trench region. The method includes forming a first mask layer on the to-be-etched layer; forming a doped separation layer in the first mask layer on the second region of the to-be-etched layer to divide the first mask layer along a second direction perpendicular to the first direction; forming a first trench in the first mask layer on the first region; forming a separation filling layer to divide the first trench along the second direction; implanting doping ions into the first mask layer outside of the trench region; and removing the first mask layer formed in the trench region on both sides of the doped separation layer to form a second trench that is divided into portions along the second direction.
    Type: Grant
    Filed: February 28, 2020
    Date of Patent: May 17, 2022
    Assignees: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong Jin
  • Patent number: 11322353
    Abstract: A semiconductor device and a method for forming the semiconductor device are provided. The method includes providing a layer to-be-etched including a first sub-trench region and a second sub-trench region. The method also includes forming a first mask layer over the layer to-be-etched and a second mask layer over the first mask layer, and forming a first sub-trench disposed over the first sub-trench region in the second mask layer. In addition, the method includes forming a first divided trench in the first mask layer and forming a second sub-trench disposed over the second sub-trench region in the second mask layer. Further, the method includes forming a first divided filling layer in the first divided trench, and forming a first middle trench in the first mask layer. The first divided filling layer divides the first middle trench in a second direction.
    Type: Grant
    Filed: February 25, 2020
    Date of Patent: May 3, 2022
    Assignees: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventors: Jisong Jin, Zejun He, Jia Ni, Yanhua Wu, Junling Pang
  • Publication number: 20220130672
    Abstract: A semiconductor structure formation method and a mask are provided.
    Type: Application
    Filed: March 31, 2021
    Publication date: April 28, 2022
    Applicants: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong JIN
  • Publication number: 20220122947
    Abstract: A semiconductor structure and a forming method thereof are provided.
    Type: Application
    Filed: March 31, 2021
    Publication date: April 21, 2022
    Applicants: Semiconductor Manufacturing International (Shanghai) Corporation, Semiconductor Manufacturing International (Beijing) Corporation
    Inventor: Jisong JIN