Patents by Inventor Joe Lee

Joe Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180240968
    Abstract: A method is presented for forming a semiconductor structure. The method includes depositing an insulating layer over a semiconductor substrate, etching the insulating layer to form trenches for receiving a metal, depositing one or more sacrificial layers, and etching portions of the one or more sacrificial layers to expose a top surface of the metal of one or more of the trenches. The method further includes selectively depositing an electrode over the top surface of the exposed metal and nitridizing the electrode to form a diffusion barrier between chip components and the metal.
    Type: Application
    Filed: February 17, 2017
    Publication date: August 23, 2018
    Inventors: Benjamin D. Briggs, Joe Lee, Christopher J. Penny, Michael Rizzolo, Chih-Chao Yang
  • Patent number: 10049974
    Abstract: A multi-level semiconductor device and a method of fabricating a multi-level semiconductor device involve a first interlayer dielectric (ILD) layer with one or more metal lines formed therein. A silicide is formed on a surface of the first ILD layer and is directly adjacent to each of the one or more metal lines on both sides of each of the one or more metal lines. A second ILD is formed above the silicide, and a via is formed through the second ILD above one of the one or more metal lines. One or more second metal lines are formed above the second ILD, one of which is formed in the via. The second metal line in the via contacts the one of the one or more metal lines and the silicide adjacent to the one of the one or more metal lines.
    Type: Grant
    Filed: August 30, 2016
    Date of Patent: August 14, 2018
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Benjamin D. Briggs, Jessica Dechene, Elbert Huang, Joe Lee
  • Patent number: 10020254
    Abstract: Semiconductor devices including super via structures and BEOL processes for forming the same, according to embodiments of the invention, generally include removing selected portions of a nitride cap layer intermediate interconnect levels, wherein the selected portions correspond to the regions where the super via structure is to be formed and where underlying overlay alignment markers are located.
    Type: Grant
    Filed: October 9, 2017
    Date of Patent: July 10, 2018
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Ruqiang Bao, Joe Lee, Yann Mignot, Hosadurga Shobha, Junli Wang, Yongan Xu
  • Patent number: 10020255
    Abstract: Semiconductor devices including super via structures and BEOL processes for forming the same, according to embodiments of the invention, generally include removing selected portions of a nitride cap layer intermediate interconnect levels, wherein the selected portions correspond to the regions where the super via structure is to be formed and where underlying overlay alignment markers are located.
    Type: Grant
    Filed: October 31, 2017
    Date of Patent: July 10, 2018
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Ruqiang Bao, Joe Lee, Yann Mignot, Hosadurga Shobha, Junli Wang, Yongan Xu
  • Patent number: 10015439
    Abstract: The present invention provides a system for frequency modulation of high definition composite video broadcast signals in a wireless transmission environment and a method thereof, comprising: a transmitting unit and a receiving unit. An image sensor of the transmitting unit converts an image to a digital signal. A signal processor converts the digital signal to a composite video broadcast signal. A frequency modulator modulates the composite video broadcast signal to a first modulated signal. The receiving unit receives the first modulated signal. A low noise amplifier converts the first modulated signal to a second modulated signal. A frequency demodulator restores the second modulated signal to the composite video broadcast signal. After an image decoder decodes the composite video broadcast signal, the image decoder outputs a digital signal in a specific format.
    Type: Grant
    Filed: December 5, 2017
    Date of Patent: July 3, 2018
    Assignee: Scientronic Inc.
    Inventors: Cheng-Ta Fan, Shiang-Joe Lee
  • Publication number: 20180122691
    Abstract: A method of forming fully aligned vias in a semiconductor device, the method including recessing a first level interconnect line below a first interlevel dielectric (ILD), laterally etching the exposed upper portion of the first interlevel dielectric bounding the recess, depositing a dielectric cap layer and a second level interlevel dielectric on top of the first interlevel dielectric, and forming a via opening.
    Type: Application
    Filed: December 22, 2017
    Publication date: May 3, 2018
    Inventors: Benjamin David Briggs, Joe Lee, Theodorus Eduardus Standaert
  • Publication number: 20180122692
    Abstract: A method of forming fully aligned vias in a semiconductor device, the method including forming a first level interconnect line embedded in a first interlevel dielectric (ILD), selectively depositing a dielectric on the first interlevel dielectric, laterally etching the selectively deposited dielectric, depositing a dielectric cap layer and a second level interlevel dielectric on top of the first interlevel dielectric, and forming a via opening.
    Type: Application
    Filed: December 22, 2017
    Publication date: May 3, 2018
    Inventors: Benjamin David Briggs, Joe Lee, Theodorus Eduardus Standaert
  • Publication number: 20180122649
    Abstract: In one embodiment, a method for hydrofluorocarbon gas-assisted plasma etch for interconnect fabrication includes providing a layer of a dielectric material and etching a trench in the layer of the dielectric material, by applying a mixture of an aggressive dielectric etch gas and a polymerizing etch gas to the layer of the dielectric material. In another embodiment, an integrated circuit includes a plurality of semiconductor devices and a plurality of conductive lines connecting the plurality of semiconductor devices. A pitch of the plurality of conductive lines is approximately twenty-eight nanometers.
    Type: Application
    Filed: December 19, 2017
    Publication date: May 3, 2018
    Inventors: Robert L. Bruce, Eric A. Joseph, Joe Lee, Takefumi Suzuki
  • Publication number: 20180114723
    Abstract: A method of forming fully aligned vias in a semiconductor device includes forming an Mx level interconnect line embedded in an Mx interlevel dielectric (ILD). The Mx level interconnect is recessed below the Mx interlevel dielectric or a dielectric is selectively deposited on the Mx interlevel dielectric. The method also includes laterally etching the exposed upper portion of the Mx interlevel dielectric bounding the recess or laterally etching the selectively deposited dielectric. A dielectric cap layer and an Mx+1 level interlevel dielectric is deposited on top of the Mx interlevel dielectric, and a via opening is formed.
    Type: Application
    Filed: October 26, 2016
    Publication date: April 26, 2018
    Inventors: Benjamin David Briggs, Joe Lee, Theodorus Eduardus Standaert
  • Publication number: 20180114750
    Abstract: A method is presented for forming a semiconductor structure. The method includes depositing an insulating layer over a semiconductor substrate, etching the insulating layer to form trenches for receiving copper (Cu), selectively recessing the Cu at one or more of the trenches corresponding to circuit locations requiring electromigration (EM) short-length, and forming self-aligned conducting caps over the one or more trenches where the Cu has been selectively recessed. The conducting caps can be tantalum nitride (TaN) caps. The method further includes forming a via extending into each of the trenches for receiving Cu. Additionally, the via for trenches including recessed Cu extends to the self-aligned conducting cap, whereas the via for trenches including non-recessed Cu extends to a top surface of the Cu.
    Type: Application
    Filed: November 17, 2017
    Publication date: April 26, 2018
    Inventors: Benjamin D. Briggs, Elbert Huang, Joe Lee, Christopher J. Penny
  • Patent number: 9953865
    Abstract: A method of forming fully aligned vias in a semiconductor device includes forming an Mx level interconnect line embedded in an Mx interlevel dielectric (ILD). The Mx level interconnect is recessed below the Mx interlevel dielectric or a dielectric is selectively deposited on the Mx interlevel dielectric. The method also includes laterally etching the exposed upper portion of the Mx interlevel dielectric bounding the recess or laterally etching the selectively deposited dielectric. A dielectric cap layer and an Mx+1 level interlevel dielectric is deposited on top of the Mx interlevel dielectric, and a via opening is formed.
    Type: Grant
    Filed: October 26, 2016
    Date of Patent: April 24, 2018
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Benjamin David Briggs, Joe Lee, Theodorus Eduardus Standaert
  • Patent number: 9934984
    Abstract: In one embodiment, a method for hydrofluorocarbon gas-assisted plasma etch for interconnect fabrication includes providing a layer of a dielectric material and etching a trench in the layer of the dielectric material, by applying a mixture of an aggressive dielectric etch gas and a polymerizing etch gas to the layer of the dielectric material. In another embodiment, an integrated circuit includes a plurality of semiconductor devices and a plurality of conductive lines connecting the plurality of semiconductor devices. A pitch of the plurality of conductive lines is approximately twenty-eight nanometers.
    Type: Grant
    Filed: September 9, 2015
    Date of Patent: April 3, 2018
    Assignees: International Business Machines Corporation, Zeon Corporation
    Inventors: Robert L. Bruce, Eric A. Joseph, Joe Lee, Takefumi Suzuki
  • Publication number: 20180061750
    Abstract: A multi-level semiconductor device and a method of fabricating a multi-level semiconductor device involve a first interlayer dielectric (ILD) layer with one or more metal lines formed therein. A silicide is formed on a surface of the first ILD layer and is directly adjacent to each of the one or more metal lines on both sides of each of the one or more metal lines. A second ILD is formed above the silicide, and a via is formed through the second ILD above one of the one or more metal lines. One or more second metal lines are formed above the second ILD, one of which is formed in the via. The second metal line in the via contacts the one of the one or more metal lines and the silicide adjacent to the one of the one or more metal lines.
    Type: Application
    Filed: August 30, 2016
    Publication date: March 1, 2018
    Inventors: Benjamin D. Briggs, Jessica Dechene, Elbert Huang, Joe Lee
  • Patent number: 9905513
    Abstract: A method is presented for forming a semiconductor structure. The method includes depositing an insulating layer over a semiconductor substrate, etching the insulating layer to form trenches for receiving copper (Cu), selectively recessing the Cu at one or more of the trenches corresponding to circuit locations requiring electromigration (EM) short-length, and forming self-aligned conducting caps over the one or more trenches where the Cu has been selectively recessed. The conducting caps can be tantalum nitride (TaN) caps. The method further includes forming a via extending into each of the trenches for receiving Cu. Additionally, the via for trenches including recessed Cu extends to the self-aligned conducting cap, whereas the via for trenches including non-recessed Cu extends to a top surface of the Cu.
    Type: Grant
    Filed: October 24, 2016
    Date of Patent: February 27, 2018
    Assignee: International Business Machines Corporation
    Inventors: Benjamin D. Briggs, Elbert Huang, Joe Lee, Christopher J. Penny
  • Publication number: 20180040510
    Abstract: A method of forming a semiconductor device having a vertical metal line interconnect (via) fully aligned to a first direction of a first interconnect layer and a second direction of a second interconnect layer in a selective recess region by forming a plurality of metal lines in a first dielectric layer; and recessing in a recess region first portions of the plurality of metal lines such that top surfaces of the first portions of the plurality of metal lines are below a top surface of the first dielectric layer; wherein a non-recess region includes second portions of the plurality of metal lines that are outside the recess region.
    Type: Application
    Filed: August 5, 2016
    Publication date: February 8, 2018
    Inventors: Benjamin D. Briggs, Jessica Dechene, Elbert E. Huang, Joe Lee, Theodorus E. Standaert
  • Publication number: 20180037554
    Abstract: The present invention is directed to compounds of generic formula I: or pharmaceutically acceptable salts thereof that are believed to be useful as an A2A-receptor antagonist.
    Type: Application
    Filed: February 1, 2016
    Publication date: February 8, 2018
    Applicant: Merck Sharp & Dohme Corp.
    Inventors: Amjad Ali, Rongze Kuang, Yeon-Hee Lim, Michael Man-Chu Lo, Pauline C. Ting, Purakkattle Biju, Manuel de Lera Ruiz, Sylvia J. Degrado, Alexander L. Tung, Timothy J. Henderson, Liwu Hong, Jae-Hun Kim, Dong Won-Shik Kim, Joe Lee, Jie Wu, Heping Wu, Yushi Xiao, Tao Yu, Gang Zhou, Xiaohong Zhu, Kevin D. McCormick, Jayaram R. Tagat, Dong Xiao, Tanweer Khan, Jianhua Cao, Michael Berlin, Yonglian Zhang
  • Patent number: 9768113
    Abstract: A method for forming a via in an integrated circuit comprises patterning a first opening in a first hardmask, the first hardmask disposed on a first organic self-planarizing polymer (OPL) layer, removing an exposed portion of the first OPL layer to define a cavity, removing an exposed portion of a second hardmask in the cavity, removing an exposed portion of a first dielectric layer disposed under the second hardmask to further define the cavity, removing an exposed portion of a first cap layer in the cavity, removing an exposed portion of a second dielectric layer to further define the cavity, removing an exposed portion of a second cap layer to further define the cavity, removing an exposed portion of a liner layer over a second conductive material in the cavity, and depositing a conductive material in the cavity.
    Type: Grant
    Filed: May 12, 2016
    Date of Patent: September 19, 2017
    Assignees: INTERNATIONAL BUSINESS MACHINES CORPORATION, TOKYO ELECTRON LIMITED, STMICROELECTRONICS, INC.
    Inventors: Yannick Feurprier, Joe Lee, Lars W. Liebmann, Yann Mignot, Terry A. Spooner, Douglas M. Trickett, Mehmet Yilmaz
  • Publication number: 20170069508
    Abstract: In one embodiment, a method for hydrofluorocarbon gas-assisted plasma etch for interconnect fabrication includes providing a layer of a dielectric material and etching a trench in the layer of the dielectric material, by applying a mixture of an aggressive dielectric etch gas and a polymerizing etch gas to the layer of the dielectric material. In another embodiment, an integrated circuit includes a plurality of semiconductor devices and a plurality of conductive lines connecting the plurality of semiconductor devices. A pitch of the plurality of conductive lines is approximately twenty-eight nanometers.
    Type: Application
    Filed: September 9, 2015
    Publication date: March 9, 2017
    Inventors: ROBERT L. BRUCE, ERIC A. JOSEPH, JOE LEE, TAKEFUMI SUZUKI
  • Publication number: 20160379929
    Abstract: A method for forming a via in an integrated circuit comprises patterning a first opening in a first hardmask, the first hardmask disposed on a first organic self-planarizing polymer (OPL) layer, removing an exposed portion of the first OPL layer to define a cavity, removing an exposed portion of a second hardmask in the cavity, removing an exposed portion of a first dielectric layer disposed under the second hardmask to further define the cavity, removing an exposed portion of a first cap layer in the cavity, removing an exposed portion of a second dielectric layer to further define the cavity, removing an exposed portion of a second cap layer to further define the cavity, removing an exposed portion of a liner layer over a second conductive material in the cavity, and depositing a conductive material in the cavity.
    Type: Application
    Filed: May 12, 2016
    Publication date: December 29, 2016
    Inventors: Yannick Feurprier, Joe Lee, Lars W. Liebmann, Yann Mignot, Terry A. Spooner, Douglas M. Trickett, Mehmet Yilmaz
  • Patent number: 9390967
    Abstract: A selective wet etching process is used, prior to air gap opening formation, to remove a sacrificial nitride layer from over a first region of an interconnect dielectric material containing a plurality of first conductive metal structures utilizing a titanium nitride hard mask portion located over a second region of the interconnect dielectric material as an etch mask. The titanium nitride hard mask portion located over the second region of the interconnect dielectric material is thereafter removed, again prior to air gap opening formation, utilizing another wet etch process. The wet etching processes are used instead of reactive ion etching.
    Type: Grant
    Filed: December 11, 2014
    Date of Patent: July 12, 2016
    Assignees: International Business Machines Corporation, STMICROELECTRONICS, INC.
    Inventors: Joe Lee, Yann Mignot, Brown C. Peethala