Patents by Inventor John Smythe

John Smythe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060038293
    Abstract: An inter-metal dielectric (IMD) fill process includes depositing an insulating nanolaminate barrier layer. The nanolaminate is preferably an oxide liner formed by using an alternating layer deposition process. The layer is highly conformal and is an excellent diffusion barrier. Gaps between metal lines are filled using high density plasma chemical vapor deposition with a reactive species gas. The barrier layer protects the metal lines from shorts between neighboring layers. The resulting structure has substantially uneroded metal lines and an insulating IMD fill.
    Type: Application
    Filed: August 23, 2004
    Publication date: February 23, 2006
    Inventors: Neal Rueger, Chris Hill, Zailong Bian, John Smythe
  • Publication number: 20060003596
    Abstract: Semiconductor devices, structures and systems that utilize a polysilazane-based silicon oxide layer or fill, and methods of making the oxide layer are disclosed. In one embodiment, a polysilazane solution is deposited on a substrate and processed with ozone in a wet oxidation at low temperature to chemically modify the polysilazane material to a silicon oxide layer.
    Type: Application
    Filed: July 1, 2004
    Publication date: January 5, 2006
    Applicant: Micron Technology, Inc.
    Inventors: Janos Fucsko, John Smythe, Li Li, Grady Waldo
  • Publication number: 20050287731
    Abstract: A method includes removing a portion of a substrate to define an isolation trench; forming a first dielectric layer on exposed surfaces of the substrate in the trench; forming a second dielectric layer on at least the first dielectric layer, the second dielectric layer containing a different dielectric material than the first dielectric layer; depositing a third dielectric layer to fill the trench; removing an upper portion of the third dielectric layer from the trench and leaving a lower portion covering a portion of the second dielectric layer; oxidizing the lower portion of the third dielectric layer after removing the upper portion; removing an exposed portion of the second dielectric layer from the trench, thereby exposing a portion of the first dielectric layer; and forming a fourth dielectric layer in the trench covering the exposed portion of the first dielectric layer.
    Type: Application
    Filed: May 16, 2005
    Publication date: December 29, 2005
    Inventors: Zailong Bian, John Smythe, Janos Fucsko, Michael Violette
  • Publication number: 20050186755
    Abstract: A method of depositing dielectric material into sub-micron spaces and resultant structures is provided. After a trench is etched in the surface of a wafer, an oxygen barrier is deposited into the trench. An expandable, oxidizable liner, preferably amorphous silicon, is then deposited. The trench is then filled with a spin-on dielectric (SOD) material. A densification process is then applied, whereby the SOD material contracts and the oxidizable liner expands. Preferably, the temperature is ramped up while oxidizing during at least part of the densification process. The resulting trench has a negligible vertical wet etch rate gradient and a negligible recess at the top of the trench.
    Type: Application
    Filed: February 19, 2004
    Publication date: August 25, 2005
    Inventors: John Smythe, Jigish Trivedi
  • Patent number: 6849510
    Abstract: Non-oxidizing spacer densification method for producing semiconductor devices, such as MOSFET devices, and that may be implemented during semiconductor fabrication with little or substantially no polycide adhesion loss experienced during spacer densification. The method may be implemented to provide good polycide adhesion characteristics with reduced process complexity over conventional methods by eliminating the need for additional process steps such as metal silicide encapsulation or polysilicon surface treatments.
    Type: Grant
    Filed: September 22, 2003
    Date of Patent: February 1, 2005
    Assignee: ZiLOG, Inc.
    Inventors: Brett D. Lowe, John A. Smythe, Timothy K. Carns
  • Publication number: 20040072397
    Abstract: Non-oxidizing spacer densification method for producing semiconductor devices, such as MOSFET devices, and that may be implemented during semiconductor fabrication with little or substantially no polycide adhesion loss experienced during spacer densification. The method may be implemented to provide good polycide adhesion characteristics with reduced process complexity over conventional methods by eliminating the need for additional process steps such as metal silicide encapsulation or polysilicon surface treatments.
    Type: Application
    Filed: September 22, 2003
    Publication date: April 15, 2004
    Applicant: ZiLOG, Inc.
    Inventors: Brett D. Lowe, John A. Smythe, Timothy K. Carns
  • Patent number: 6642112
    Abstract: Non-oxidizing spacer densification method for producing semiconductor devices, such as MOSFET devices, and that may be implemented during semiconductor fabrication with little or substantially no polycide adhesion loss experienced during spacer densification. The method may be implemented to provide good polycide adhesion characteristics with reduced process complexity over conventional methods by eliminating the need for additional process steps such as metal silicide encapsulation or polysilicon surface treatments.
    Type: Grant
    Filed: July 30, 2001
    Date of Patent: November 4, 2003
    Assignee: ZiLOG, Inc.
    Inventors: Brett D. Lowe, John A. Smythe, Timothy K. Carns
  • Publication number: 20030203577
    Abstract: Non-oxidizing spacer densification method for producing semiconductor devices, such as MOSFET devices, and that may be implemented during semiconductor fabrication with little or substantially no polycide adhesion loss experienced during spacer densification. The method may be implemented to provide good polycide adhesion characteristics with reduced process complexity over conventional methods by eliminating the need for additional process steps such as metal silicide encapsulation or polysilicon surface treatments.
    Type: Application
    Filed: July 30, 2001
    Publication date: October 30, 2003
    Inventors: Brett D. Lowe, John A. Smythe, Timothy K. Carns
  • Patent number: 6573141
    Abstract: The present invention provides a method for improving the quality of thin oxides formed upon a semiconductor body. The etch and pre-clean processes are performed in situ, taking place in a single apparatus. This reduces the amount of handling of the wafers, their exposure to clean room air, and time delays between clean and oxidation. This results in both a higher yield and greater reliability. In addition, it reduces equipment requirements. The etch, employing a buffered oxide etchant, resist strip, and pre-clean, all occur in a single apparatus without transfer, yielding better results, despite the inherently dirty nature of the resist strip, than the traditional technique of transferring to a new apparatus for each of these steps. The improvements are particularly important for thin oxides such as the tunnel oxides of EEPROMs.
    Type: Grant
    Filed: March 12, 1999
    Date of Patent: June 3, 2003
    Assignee: ZiLOG, Inc.
    Inventors: Bernice L. Kickel, John A. Smythe, III
  • Publication number: 20020168855
    Abstract: Deposited dielectric layers for a semiconductor device are typically formed in a chemical vapor deposition. Often a hydrogen by-product is formed. Especially in a plasma enhanced chemical vapor deposition process, the hydrogen by-product can form free radicals that are introduced into the dielectric layers. The hydrogen free radicals can affect the stability of the threshold and breakdown voltage of MOSFET transistors. Deuterium introduced into the CVD chamber competes to enter the dielectric layer with the hydrogen. The deuterium prevents some of the hydrogen free radicals from entering the dielectric layer and thus increases MOSFET reliability.
    Type: Application
    Filed: June 26, 2002
    Publication date: November 14, 2002
    Inventors: John A. Smythe, John E. Berg
  • Patent number: 6436195
    Abstract: Deposited dielectric layers for a semiconductor device are typically formed in a chemical vapor deposition. Often a hydrogen by-product is formed. Especially in a plasma enhanced chemical vapor deposition process, the hydrogen by-product can form free radicals that are introduced into the dielectric layers. The hydrogen free radicals can affect the stability of the threshold and breakdown voltage of MOSFET transistors. Deuterium introduced into the CVD chamber competes to enter the dielectric layer with the hydrogen. The deuterium prevents some of the hydrogen free radicals from entering the dielectric layer and thus increases MOSFET reliability.
    Type: Grant
    Filed: August 22, 2000
    Date of Patent: August 20, 2002
    Assignee: ZiLOG, Inc.
    Inventors: John A. Smythe, John E. Berg
  • Patent number: 6190973
    Abstract: The present invention provides a method of forming a high quality thin oxide on a semiconductor body. A sacrificial oxide is formed on the semiconductor and then etched to eliminate the surface contamination of the semiconductor body. Then, an EEPROM oxide is formed following by an arsenic implant. Next the EEPROM oxide on the semiconductor body is then prepared by thin oxide growth. The thin oxide is preferably formed in a steam ambient. Subsequently, the oxide is annealed under nitrous oxide ambient using a combination of in-situ and RTP annealing process.
    Type: Grant
    Filed: December 18, 1998
    Date of Patent: February 20, 2001
    Assignee: Zilog Inc.
    Inventors: John E. Berg, Bernice L. Kickel, John A. Smythe, III
  • Patent number: 6165846
    Abstract: The improvement of thin tunnel oxides used in EEPROM and FLASH tecnologies using post-oxidation annealing in nitrogen causes defects in subsequent oxide films. These are manifested by oxide thinning at the bird's beak and result in high gate leakage. As the time and temperature to the post-oxidation annealing are increased for improved tunnel oxide performance, the number of defects increases rapidly. A method of realizing the improved tunnel oxide Q.sub.BD using higher post-oxidation time and temperature annealing while at the same time not degrading the quality of subsequent gate oxides is shown. The use of sacrificial oxidation and strip just prior to the transistor gate oxidation is described. This process removes the additional nitride which exists at the field edges, leading to the oxide thinning. As a result, improved tunnel oxide integrity can be achieved without degradation of high and low voltage transistors.
    Type: Grant
    Filed: March 2, 1999
    Date of Patent: December 26, 2000
    Assignee: Zilog, Inc.
    Inventors: Timothy K. Carns, John A. Smythe, III, John A. Ransom, Bernice L. Kickel, John E. Berg
  • Patent number: 6156653
    Abstract: Deposited dielectric layers for a semiconductor device are typically formed in a chemical vapor deposition. Often a hydrogen by-product is formed. Especially in a plasma enhanced chemical vapor deposition process, the hydrogen by-product can form free radicals that are introduced into the dielectric layers. The hydrogen free radicals can affect the stability of the threshold and breakdown voltage of MOSFET transistors. Deuterium introduced into the CVD chamber competes to enter the dielectric layer with the hydrogen. The deuterium prevents some of the hydrogen free radicals from entering the dielectric layer and thus increases MOSFET reliability.
    Type: Grant
    Filed: November 3, 1997
    Date of Patent: December 5, 2000
    Assignee: Zilog, Inc.
    Inventors: John A. Smythe, John E. Berg