Patents by Inventor Jong-Wan Choi

Jong-Wan Choi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090191687
    Abstract: A method of filling a trench in a substrate ensures that a void or seam is not left in the material occupying the trench. First, a preliminary insulating layer is formed so as to extend contiguously along the bottom and sides of the trench and along an upper surface of the substrate. Impurities are then implanted into a portion of the preliminary insulating layer adjacent the top of the first trench to form a first insulating layer having a doped region and an undoped region. The doped region is removed to form a first insulating layer pattern at the bottom and sides of the first trench, and which first insulating layer pattern defines a second trench. The second trench is then filled with insulating material.
    Type: Application
    Filed: December 19, 2008
    Publication date: July 30, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Eunkee Hong, Kyung-Mun Byun, Jong-Wan Choi, Eun-Kyung Baek, Young-Sun Kim
  • Publication number: 20090045483
    Abstract: A semiconductor device may include a semiconductor substrate, trench region, buffer pattern, gap fill layer, and transistor. The trench region may be provided in the semiconductor substrate to define an active region. The buffer pattern and gap fill layer may be provided in the trench region. The buffer pattern and gap fill layer may fill the trench region. The gap fill layer may be densified by the buffer pattern. The transistor may be provided in the active region. A method of manufacturing a semiconductor device may include: forming a trench region in a semiconductor substrate; forming a buffer layer on an inner wall of the first trench region; forming a gap fill layer, filling the trench region; performing a thermal process to react the impurity with the oxygen, forming a buffer pattern; and forming a transistor in the active region.
    Type: Application
    Filed: August 13, 2008
    Publication date: February 19, 2009
    Inventors: Sang-Ho Rha, Eun-Kee Hong, Kyung-Mun Byun, Jong-Wan Choi, Eun-Kyung Baek
  • Publication number: 20090020847
    Abstract: A semiconductor device having a trench isolation region and methods of fabricating the same are provided. The method includes forming a first trench region in a substrate, and a second trench region having a larger width than the first trench region in the substrate. A lower material layer may fill the first and second trench regions. The lower material layer may be etched by a first etching process to form a first preliminary lower material layer pattern remaining in the first trench region and form a second preliminary lower material layer pattern that remains in the second trench region. An upper surface of the second preliminary lower material layer pattern may be at a different height than the first preliminary lower material layer pattern. The first and second preliminary lower material layer patterns may be etched by a second etching process to form first and second lower material layer patterns having top surfaces at substantially the same height.
    Type: Application
    Filed: July 11, 2008
    Publication date: January 22, 2009
    Inventors: Kyung-Mun Byun, Ju-Seon Goo, Sang-Ho Rha, Eun-Kyung Baek, Jong-Wan Choi
  • Publication number: 20080206954
    Abstract: A method of fabricating a semiconductor device includes forming a lower device on a lower semiconductor substrate, and forming an interlayer insulating film on the lower device. An upper semiconductor substrate is formed on the interlayer insulating film such that the interlayer insulating film is between the lower and upper semiconductor substrates. Upper trenches are formed within the upper semiconductor substrate. An upper device isolating film is formed within the upper trenches. The upper device isolating film is irradiated with ultraviolet light having a wavelength configured to break chemical bonds of impurities in the upper device isolating film to reduce an impurity concentration thereof.
    Type: Application
    Filed: February 27, 2008
    Publication date: August 28, 2008
    Inventors: Jong-wan Choi, Eun-kyung Baek, Sang-hoon Ahn, Hong-gun Kim, Dong-chul Suh, Yong-soon Choi
  • Publication number: 20080121977
    Abstract: A semiconductor device includes a substrate having a trench, a liner layer pattern on sidewalls and a bottom surface of the trench, the liner layer pattern including a first oxide layer pattern and a second oxide layer pattern, a diffusion blocking layer pattern on the liner layer pattern, and an isolation layer pattern in the trench on the diffusion blocking layer pattern.
    Type: Application
    Filed: January 30, 2007
    Publication date: May 29, 2008
    Inventors: Yong-Soon Choi, Hong-Gun Kim, Jong-Wan Choi, Eun-Kyung Baek, Ju-Seon Goo
  • Publication number: 20080014711
    Abstract: Disclosed are methods for fabricating semiconductor devices incorporating a composite trench isolation structure comprising a first oxide pattern, a SOG pattern and a second oxide pattern wherein the oxide patterns enclose the SOG pattern. The methods include the deposition of a first oxide layer and a SOG layer to fill recessed trench regions formed in the substrate. The first oxide layer and the SOG layer are then subjected to a planarization sequence including a CMP process followed by an etchback process to form a composite structure having a substantially flat upper surface that exposes both the oxide and the SOG material. The second oxide layer is then applied and subjected to a similar CMP/etchback sequence to obtain a composite structure having an upper surface that is recessed relative to a plane defined by the surfaces of adjacent active regions.
    Type: Application
    Filed: January 18, 2007
    Publication date: January 17, 2008
    Inventors: Jong-Wan Choi, Ju-Seon Goo, Hong-Gun Kim, Yong-Soon Choi, Sung-Tae Kim, Eun-Kyung Baek
  • Publication number: 20060094203
    Abstract: In a method of forming a device isolation layer for minimizing a parasitic capacitor and a non-volatile memory device using the same, a trench is formed on a substrate. A first insulation layer is formed on a top surface of the substrate and on inner surfaces of the trench, so that the trench is partially filled with the first insulation layer. A second insulation layer is formed on the first insulation layer to a thickness to fill up the trench, thereby forming a preliminary isolation layer. An etching rate of the second insulation layer is different from that of the first insulation layer. A recess is formed at a central portion of the preliminary isolation layer by partially removing the first and second insulation layers, thereby forming the device isolation layer including the recess. The recess in the device isolation layer reduces a parasitic capacitance in a non-volatile memory device.
    Type: Application
    Filed: November 4, 2005
    Publication date: May 4, 2006
    Inventors: Jong-Wan Choi, Hong-Gun Kim, Kyu-Tae Na, Eunkee Hong