Patents by Inventor Joon-soo Park

Joon-soo Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060240361
    Abstract: A method of forming a small pitch pattern using double spacers is provided. A material layer and first hard masks are used and characterized by a line pattern having a smaller line width than a separation distance between adjacent mask elements. A first spacer layer covering sidewall portions of the first hard mask and a second spacer layer are formed, and spacer-etched, thereby forming a spacer pattern-shaped second hard mask on sidewall portions of the first hard mask. A portion of the second spacer layer between the first hard mask and the second hard mask is selectively removed. The material layer is selectively etched using the first and second hard masks as etch masks, thereby forming the small pitch pattern.
    Type: Application
    Filed: April 20, 2006
    Publication date: October 26, 2006
    Inventors: Ji-young Lee, Joon-soo Park, Sang-gyun Woo
  • Publication number: 20060234166
    Abstract: A method of forming a fine pattern of a semiconductor device using a fine pitch hard mask is provided. A first hard mask pattern including first line patterns formed on an etch target layer of a substrate with a first pitch is formed. A first layer including a top surface where a recess is formed between adjacent first line patterns is formed. A second hard mask pattern including second line patterns within the recess is formed. An anisotropic etching process is performed on the first layer using the first and the second line patterns as an etch mask. Another anisotropic etching process is performed on the etch target layer using the first and the second hard mask patterns as an etch mask.
    Type: Application
    Filed: March 6, 2006
    Publication date: October 19, 2006
    Inventors: Ji-young Lee, Sang-gyun Woo, Joon-soo Park
  • Publication number: 20060192933
    Abstract: A multiple exposure system and a multiple exposure method using the same enhance the resolution of the image of the mask pattern transferred to a substrate. The system includes NA controllers that provide excellent resolution with respect to the directions of the short axis and long axis of the mask pattern. In one form of the method, a first exposure process is performed using a first NA controller that provides excellent resolution with respect to the direction of the short axis of the mask pattern and subsequently, a second exposure process is performed using a second NA controller that provides excellent resolution with respect to the direction of the long axis of the mask pattern. Alternatively, the first exposure process and the second or high order exposure process can be sequentially performed using the first and second NA controllers simultaneously.
    Type: Application
    Filed: January 13, 2006
    Publication date: August 31, 2006
    Inventors: Sang-jin Kim, Gi-sung Yeo, Joon-soo Park, Byeong-soo Kim
  • Publication number: 20060099538
    Abstract: There are provided methods of performing a photolithography process for forming asymmetric semiconductor patterns and methods of forming a semiconductor device using the same. These methods provide a way of forming asymmetric semiconductor patterns on a photoresist layer through two exposure processes. To this end, a semiconductor substrate is prepared. A planarized insulating interlayer and a photoresist layer are sequentially formed on the overall surface of the semiconductor substrate. A first semiconductor pattern of a photolithography mask is transferred to the photoresist layer, thereby forming a photoresist pattern on the photoresist layer. A second semiconductor pattern of a second photolithography mask is continuously transferred to the photoresist layer, thereby forming a second photoresist pattern on the photoresist layer.
    Type: Application
    Filed: September 20, 2005
    Publication date: May 11, 2006
    Inventors: Joon-Soo Park, Gi-Sung Yeo, Han-Ku Cho, Sang-Gyun Woo, Tae-Young Kim, Byeong-Soo Kim
  • Publication number: 20060019184
    Abstract: Multi-exposure lithography methods and systems that provide improved overlay accuracy. In one aspect of the invention, a method for multi-exposure lithography comprises determining overlay parameters corresponding to each of a plurality of sub-layouts, inputting the overlay parameters into an exposure system, exposing each sub-layout to photoresist on a wafer by using the exposure system, wherein prior to the exposure process for a given sub-layout, a correction process is performed for the sub-layout using a corresponding overlay parameter to correct an overlay of the sub-layout, and developing the exposed photoresist after exposing all of the sub-layouts.
    Type: Application
    Filed: August 19, 2005
    Publication date: January 26, 2006
    Inventors: Joon-soo Park, Chang-min Park
  • Patent number: 6960414
    Abstract: Multi-exposure lithography methods and systems that provide improved overlay accuracy. In one aspect of the invention, a method for multi-exposure lithography comprises determining overlay parameters corresponding to each of a plurality of sub-layouts, inputting the overlay parameters into an exposure system, exposing each sub-layout to photoresist on a wafer by using the exposure system, wherein prior to the exposure process for a given sub-layout, a correction process is performed for the sub-layout using a corresponding overlay parameter to correct an overlay of the sub-layout, and developing the exposed photoresist after exposing all of the sub-layouts.
    Type: Grant
    Filed: November 27, 2002
    Date of Patent: November 1, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joon-soo Park, Chang-min Park
  • Publication number: 20050173750
    Abstract: Semiconductor devices with an improved overlay margin and methods of manufacturing the same are provided. In one aspect, a method includes forming a buried bit line in a substrate; forming an isolation layer in the substrate to define an active region, the isolation layer being parallel to the bit line without overlapping the bit line; and forming a gate line including a gate pattern and a conductive line by forming the gate pattern in the active region and forming a conductive line that extends at a right angle to the bit line across the active region and is electrically connected to the gate pattern disposed thereunder. The gate pattern and the conductive line can be integrally formed.
    Type: Application
    Filed: February 2, 2005
    Publication date: August 11, 2005
    Inventor: Joon-Soo Park
  • Publication number: 20040127050
    Abstract: Methods for manufacturing semiconductor devices with contact bodies extended in a direction of a bit line to increase the contact area between a contact body and a storage electrode is provided. In one aspect a method includes forming gate lines on a semiconductor substrate, forming a first insulating layer to cover the gate lines, forming first contact pads and second contact pads, which are electrically connected to the semiconductor substrate between the gate lines, by penetrating the first insulating layer. Further, a second insulating layer is formed to cover the first contact pads and the second contact pads, and bit lines are formed across over the gate lines and are electrically connected to the second contact pads by penetrating the second insulating layer. In addition, a third insulating layer is formed to cover the bit lines and is selectively etched to form a band-type opening that crosses the bit lines and exposes the first contact pads.
    Type: Application
    Filed: December 10, 2003
    Publication date: July 1, 2004
    Applicant: SAMSUNG ELECTRONICS CO., LTD
    Inventors: Chang-Min Park, Jung-Hyeon Lee, Han-Ku Cho, Joon-Soo Park
  • Patent number: 6716746
    Abstract: A semiconductor device includes a conductive region and line, and a contact plug electrically connecting the line and the region. The line is connected to the region via sidewalls of the plug, and the region is connected to the line via the bottom of the plug. The cross-sectional area of the plug decreases in a direction from an upper to lower portion thereof. In a first method of fabricating a semiconductor device having a self-aligned contact, the plug is formed after the line is formed in an interlayer dielectric layer. Portions of the dielectric layer and line are etched to form a contact hole in which the plug is formed. In a second method, a line having a gap therein is formed in an interlayer dielectric layer. Portions of the dielectric layer, including the gap in the line, are etched to form the contact hole.
    Type: Grant
    Filed: August 18, 2000
    Date of Patent: April 6, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In Sung Kim, Joon Soo Park, Jung Hyeon Lee, Hyun Jae Kang
  • Publication number: 20030186141
    Abstract: Multi-exposure lithography methods and systems that provide improved overlay accuracy. In one aspect of the invention, a method for multi-exposure lithography comprises determining overlay parameters corresponding to each of a plurality of sub-layouts, inputting the overlay parameters into an exposure system, exposing each sub-layout to photoresist on a wafer by using the exposure system, wherein prior to the exposure process for a given sub-layout, a correction process is performed for the sub-layout using a corresponding overlay parameter to correct an overlay of the sub-layout, and developing the exposed photoresist after exposing all of the sub-layouts.
    Type: Application
    Filed: November 27, 2002
    Publication date: October 2, 2003
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Joon-soo Park, Chang-min Park
  • Patent number: 6522351
    Abstract: A stereoscopic image display apparatus displays a stereoscopic image using only a single projector. The apparatus includes a photography section for sensing a left image and a right image of an object and converting the left and right images into respective first and second television signals. The first and second television signals are received by a receiving section which then provides the signals to a double-scanning section. The double-scanning section scans the left and right image signals received from the receiving section at a doubled horizontal scan frequency to produce a left double-scanned image signal and a right double-scanned image signal. A multiplexing section then alternately selects the left and right double-scanned image signals at a switching speed of the doubled horizontal frequency to thereby produce a single, multiplexed double-scanned image signal. A projection type display section projects the multiplexed double-scanned image signal onto a single display screen.
    Type: Grant
    Filed: December 2, 1996
    Date of Patent: February 18, 2003
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Joon-Soo Park
  • Patent number: 5867320
    Abstract: A lens unit, for a projector, includes a scrambler which converts light input from a lamp into a uniform light. An image lens unit is arranged on an optical path between the scrambler and a liquid crystal display (LCD) panel for generating an image. The image lens unit allows the light passing through the scrambler to be emitted to the entire surface of the LCD panel. A collimating lens is arranged on the optical path between the image lens and the LCD panel and is provided for converting the light passing through the image lens into a parallel beam. The image lens unit consists of a first image lens of a positive power and a second image lens of a positive power.
    Type: Grant
    Filed: August 8, 1997
    Date of Patent: February 2, 1999
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joon-soo Park, Dong-ha Kim