Patents by Inventor Jun Ki Kim

Jun Ki Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8629062
    Abstract: A method for forming a tungsten film includes forming a tungsten nucleation layer having an amorphous-phase or a ?-phase over a semiconductor substrate. A first tungsten layer having a crystalline ?-phase is then formed over the tungsten nucleation layer to form a low resistivity tungsten film. A second tungsten layer is formed over the first tungsten layer by a physical vapor deposition process, and the second tungsten layer has a large grain size similar to that of the low resistivity tungsten film. The tungsten film has both good surface roughness and low resistivity, thus enhancing the production yield and reliability of a semiconductor device.
    Type: Grant
    Filed: December 27, 2007
    Date of Patent: January 14, 2014
    Assignee: Hynix Semiconductor Inc.
    Inventors: Ga Young Ha, Jun Ki Kim
  • Publication number: 20130323307
    Abstract: The present invention provides a method for preparing a film comprising a high amount of a sildenafil free base uniformly dispersed therein and having a suitable thickness and size, as well as flexibility providing good handling stability and being not prone to breaking. The present invention also provides a sildenafil free base-containing film prepared from the method.
    Type: Application
    Filed: February 13, 2012
    Publication date: December 5, 2013
    Applicant: CTC BIO, INC.
    Inventors: Hong-Ryeol Jeon, Bong-Sang Lee, Su-Jun Park, Bong-Geun Cha, Jun-Ki Kim
  • Publication number: 20130320550
    Abstract: A method for fabricating a semiconductor device includes forming a plurality of bit line structures over a substrate, forming multiple layers of spacer layers with a capping layer interposed therebetween over the bit line structures, exposing a surface of the substrate by selectively etching the spacer layers, forming air gaps and capping spacers for covering upper portions of the air gaps by selectively etching the capping layer, and forming storage node contact plugs between the bit line structures.
    Type: Application
    Filed: September 7, 2012
    Publication date: December 5, 2013
    Inventor: Jun Ki KIM
  • Patent number: 8486827
    Abstract: A device of filling metal in a through-via-hole formed in a semiconductor wafer and a method of filling metal in a through-via-hole using the same are disclosed. A device of filling metal in a through-via-hole formed in a semiconductor wafer includes a jig base comprising a jig configured to fix the wafer having the through-via-hole formed therein; a upper chamber 120 installed on the jig base; a lower chamber installed under the jig base; a heater installed in the upper chamber, the heater configured to apply heat to filling metal placed on the wafer to melt the filling metal; and a vacuum pump configured to generate pressure difference between the upper chamber and the lower chamber by the pressure of the lower chamber reduced by discharging air of the lower chamber 130 outside, only to fill the melted filling metal in the through-via-hole.
    Type: Grant
    Filed: December 30, 2009
    Date of Patent: July 16, 2013
    Assignee: Korea Institute of Industrial Technology
    Inventors: Se Hoon Yoo, Chang Woo Lee, Jun Ki Kim, Jeong Han Kim, Cheol Hee Kim, Young Ki Ko, Yue Seon Shin
  • Patent number: 8431981
    Abstract: A semiconductor memory device includes an active region protruding upward from a substrate, wherein the active region is arranged next to a trench on the substrate, a first impurity region formed at an upper portion of the active region, a second impurity region formed at a lower portion of the active region, a gate dielectric layer formed along a side of the active region between the first impurity region and the second impurity region, a gate electrode layer formed on the gate dielectric layer, a buried bit line formed at a lower portion of the trench, and a polysilicon layer formed over the buried bit line, wherein the polysilicon layer electrically connects the buried bit line with the second impurity region.
    Type: Grant
    Filed: March 31, 2011
    Date of Patent: April 30, 2013
    Assignee: SK Hynix Inc.
    Inventors: Baek Mann Kim, Jun Ki Kim, Yong Seok Eun, Kyong Bong Rouh
  • Publication number: 20120294757
    Abstract: Provided are a filler metal for welding aluminum alloy materials and a manufacturing method thereof. The filler metal may include an aluminum matrix, and a calcium-based compound existing in the aluminum matrix.
    Type: Application
    Filed: May 21, 2012
    Publication date: November 22, 2012
    Applicant: Korea Institute of Industrial Technology
    Inventors: Mun-Jin KANG, Dong-Cheol KIM, Jun-Ki KIM, Cheol-Hee KIM, Se-Kwang KIM, Hoon CHO
  • Patent number: 8263440
    Abstract: A method for fabricating an etching barrier includes forming wall bodies with a trench in between the wall bodies in a semiconductor substrate. An etching barrier is formed by performing a deposition having a directionality in an oblique direction with respect to the surface of the semiconductor substrate, wherein one of two bottom edge portions of the trench is not covered by the deposition due to a shadow effect by upper portions of the wall bodies.
    Type: Grant
    Filed: January 24, 2011
    Date of Patent: September 11, 2012
    Assignee: SK Hynix Inc.
    Inventor: Jun Ki Kim
  • Publication number: 20120205779
    Abstract: Methods of fabricating a semiconductor device are provided. The method includes forming a first mold layer on a in a cell region and a peripheral region, forming first storage nodes penetrating the first mold layer in the cell region and a first contact penetrating the first mold layer in the peripheral region, forming a second mold layer on the first mold layer, forming second storage nodes that penetrate the second mold layer to be connected to respective ones of the first storage nodes, removing the second mold layer in the cell and peripheral regions and the first mold layer in the cell region to leave the first mold layer in the peripheral region, and forming a second contact that penetrates a first interlayer insulation layer to be connected to the first contact. Related devices are also provided.
    Type: Application
    Filed: December 27, 2011
    Publication date: August 16, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Jun Ki KIM
  • Publication number: 20120135573
    Abstract: A method for manufacturing a vertical transistor having a one side contact includes: forming separate active regions using trenches, on a semiconductor substrate, the active regions having first and second side surfaces facing the trenches; forming a first liner on the first and second side surfaces; forming a second liner which exposes a lower portion of the first liner on the first side surface; forming a third liner covering the portion of the first layer exposed by the second liner; forming a sacrifice layer on the third liner to fill the trench; forming an etch barrier to selectively expose upper end portions of the first to third liners positioned adjacent to the first side surface; selectively removing the third liner not covered by the etch barrier to expose a portion of the first liner not covered by the second liner; selectively removing the exposed portion of the first liner to expose a lower portion of the first side surface; and forming a buried bit line contacted with the exposed portion of the
    Type: Application
    Filed: June 15, 2011
    Publication date: May 31, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Jun Ki KIM
  • Publication number: 20120034776
    Abstract: A device of filling metal in a through-via-hole formed in a semiconductor wafer and a method of filling metal in a through-via-hole using the same are disclosed. A device of filling metal in a through-via-hole formed in a semiconductor wafer includes a jig base comprising a jig configured to fix the wafer having the through-via-hole formed therein; a upper chamber 120 installed on the jig base; a lower chamber installed under the jig base; a heater installed in the upper chamber, the heater configured to apply heat to filling metal placed on the wafer to melt the filling metal; and a vacuum pump configured to generate pressure difference between the upper chamber and the lower chamber by the pressure of the lower chamber reduced by discharging air of the lower chamber 130 outside, only to fill the melted filling metal in the through-via-hole.
    Type: Application
    Filed: December 30, 2009
    Publication date: February 9, 2012
    Inventors: Se Hoon Yoo, Chang Woo Lee, Jun Ki Kim, Jeong Han Kim, Cheol Hee Kim, Young Ki Ko, Yue Seon Shin
  • Publication number: 20120009760
    Abstract: A method for fabricating an etching barrier includes forming wall bodies with a trench in between the wall bodies in a semiconductor substrate. An etching barrier is formed by performing a deposition having a directionality in an oblique direction with respect to the surface of the semiconductor substrate, wherein one of two bottom edge portions of the trench is not covered by the deposition due to a shadow effect by upper portions of the wall bodies.
    Type: Application
    Filed: January 24, 2011
    Publication date: January 12, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Jun Ki KIM
  • Publication number: 20120007171
    Abstract: A semiconductor memory device includes an active region protruding upward from a substrate, wherein the active region is arranged next to a trench on the substrate, a first impurity region formed at an upper portion of the active region, a second impurity region formed at a lower portion of the active region, a gate dielectric layer formed along a side of the active region between the first impurity region and the second impurity region, a gate electrode layer formed on the gate dielectric layer, a buried bit line formed at a lower portion of the trench, and a polysilicon layer formed over the buried bit line, wherein the polysilicon layer electrically connects the buried bit line with the second impurity region.
    Type: Application
    Filed: March 31, 2011
    Publication date: January 12, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Baek Mann KIM, Jun Ki KIM, Yong Seok EUN, Kyong Bong ROUH
  • Patent number: 8058141
    Abstract: Disclosed are a transistor and a method for fabricating the same capable of increasing a threshold voltage and a driving current of the transistor. The method includes the steps of forming a first etch mask on a silicon substrate, forming a trench by etching the exposed isolation area, forming a first insulation layer in the trench and the first etch mask, forming a second insulation layer on the first insulation layer, removing the second insulation layer and the first insulation layer until the first etch mask is exposed, forming a trench type isolation layer on the isolation area, forming a second etch mask on an entire surface of the silicon substrate, etching the exposed channel area, performing an etching process with respect to a resultant substrate structure, and forming a gate in the recess.
    Type: Grant
    Filed: August 23, 2010
    Date of Patent: November 15, 2011
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jun Ki Kim, Soo Hyun Kim, Hyun Chul Sohn, Se Aug Jang
  • Patent number: 7858489
    Abstract: A semiconductor device capable of selectively applying different stresses for increasing current drivability of PMOS transistor is made by defining trenches in a semiconductor substrate having a PMOS region; forming selectively a buffer layer on sidewalls of the trenches; forming an insulation layer to fill the trenches; annealing the semiconductor substrate such that compressive stress is applied in a channel length direction of a PMOS transistor by oxidizing the buffer layer; removing portions of the insulation layer and thereby forming an isolation layer; and forming the PMOS transistor on the PMOS region of the semiconductor substrate.
    Type: Grant
    Filed: May 9, 2008
    Date of Patent: December 28, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jun Ki Kim
  • Publication number: 20100323495
    Abstract: Disclosed are a transistor and a method for fabricating the same capable of increasing a threshold voltage and a driving current of the transistor. The method includes the steps of forming a first etch mask on a silicon substrate, forming a trench by etching the exposed isolation area, forming a first insulation layer in the trench and the first etch mask, forming a second insulation layer on the first insulation layer, removing the second insulation layer and the first insulation layer until the first etch mask is exposed, forming a trench type isolation layer on the isolation area, forming a second etch mask on an entire surface of the silicon substrate, etching the exposed channel area, performing an etching process with respect to a resultant substrate structure, and forming a gate in the recess.
    Type: Application
    Filed: August 23, 2010
    Publication date: December 23, 2010
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Jun Ki KIM, Soo Hyun KIM, Hyun Chul SOHN, Se Aug JANG
  • Patent number: 7804129
    Abstract: Disclosed are a transistor and a method for fabricating the same capable of increasing a threshold voltage and a driving current of the transistor. The method includes the steps of forming a first etch mask on a silicon substrate, forming a trench by etching the exposed isolation area, forming a first insulation layer in the trench and the first etch mask, forming a second insulation layer on the first insulation layer, removing the second insulation layer and the first insulation layer until the first etch mask is exposed, forming a trench type isolation layer on the isolation area, forming a second etch mask on an entire surface of the silicon substrate, etching the exposed channel area, performing an etching process with respect to a resultant substrate structure, and forming a gate in the recess.
    Type: Grant
    Filed: June 21, 2005
    Date of Patent: September 28, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jun Ki Kim, Soo Hyun Kim, Hyun Chul Sohn, Se Aug Jang
  • Patent number: D631023
    Type: Grant
    Filed: May 28, 2010
    Date of Patent: January 18, 2011
    Assignee: LG Electronics Inc.
    Inventors: Hyung Yuel Kim, Jun Ki Kim, Sang Gi Kim, Mi Sun Park
  • Patent number: D659661
    Type: Grant
    Filed: September 21, 2011
    Date of Patent: May 15, 2012
    Assignee: LG Electroncs Inc.
    Inventors: Jae Won Lim, Jun Ki Kim, Seung Mo Kang
  • Patent number: D687084
    Type: Grant
    Filed: February 8, 2012
    Date of Patent: July 30, 2013
    Assignee: LG Electronics Inc.
    Inventors: Jae Won Lim, Jun Ki Kim, Seung Mo Kang, Hyung Yuel Kim
  • Patent number: D693331
    Type: Grant
    Filed: November 22, 2011
    Date of Patent: November 12, 2013
    Assignee: LG Electronics Inc.
    Inventors: Yeon Jin Kim, Jun Ki Kim, Eun Bong Lee