Patents by Inventor Jung-Suk Goo

Jung-Suk Goo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080286887
    Abstract: According to one exemplary embodiment, a method for adjusting a transistor model for increased circuit simulation accuracy includes determining a first gate CD offset by matching a C-V test structure having a normalized channel current to an I-V test structure having the normalized channel current. The method further includes utilizing the first gate CD offset to adjust the transistor model for increased circuit simulation. The method also includes determining a second gate CD offset by varying I-V and C-V gate length parameters in the transistor model to cause simulated data from a test circuit to be approximately equal to measured data from the test circuit. The method further includes utilizing the second gate CD offset to adjust the transistor model.
    Type: Application
    Filed: May 15, 2007
    Publication date: November 20, 2008
    Inventors: Jung-Suk Goo, Qiang Chen
  • Publication number: 20080213952
    Abstract: A method of manufacturing an integrated circuit (IC) utilizes a shallow trench isolation (STI) technique. The shallow trench isolation technique is used in strained silicon (SMOS) process. The strained material is formed after the trench is formed. The process can be utilized on a compound semiconductor layer above a box layer.
    Type: Application
    Filed: May 5, 2008
    Publication date: September 4, 2008
    Inventors: Qi Xiang, James N. Pan, Jung-Suk Goo
  • Publication number: 20080204052
    Abstract: An integrated circuit system includes measuring capacitance for a base structure between a base gate and a base connector thereof, measuring capacitance for a test structure between a test gate and a test connector thereof, the test structure having the test gate, a test dielectric, and the test connector with the test dielectric extending thereunder, and determining a difference between the capacitances of the base structure and the test structure to determine parasitic capacitance for the base structure between the base gate and the base connector thereof.
    Type: Application
    Filed: February 28, 2007
    Publication date: August 28, 2008
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventors: Niraj Subba, Jung-Suk Goo
  • Publication number: 20080185581
    Abstract: According to one exemplary embodiment, a silicon-on-insulator (SOI) transistor test structure includes a gate situated over a semiconductor body and a doped halo under the gate. The SOI transistor test structure further includes at least two semiconductor body contacts situated on opposing sides of the doped halo, where one or more of the at least two semiconductor body contacts forms a direct electrical contact with the doped halo, thereby increasing current flow to the doped halo to facilitate measuring body-effect in the SOI transistor test structure.
    Type: Application
    Filed: October 5, 2006
    Publication date: August 7, 2008
    Inventors: Qiang Chen, Jung-Suk Goo
  • Publication number: 20080141189
    Abstract: According to one exemplary embodiment, a method for robust statistical semiconductor device modeling includes building a semiconductor device model using at least one new device parameter variation, constructing a variation library for the semiconductor device model, and verifying the variation library against measured data from physical semiconductor devices. The variation library is constructed by determining variations of the at least one new device parameter variation and standard device parameters as functions of, for example, sizes and locations of semiconductor devices on semiconductor dies.
    Type: Application
    Filed: December 8, 2006
    Publication date: June 12, 2008
    Inventors: Vineet Wason, Jung-Suk Goo, Zhi-Yuan Wu, Ciby T. Thuruthiyil
  • Patent number: 7176531
    Abstract: According to one exemplary embodiment, a method for integrating first and second metal layers on a substrate to form a dual metal NMOS gate and PMOS gate comprises depositing a dielectric layer over an NMOS region and a PMOS region of the substrate. The method further comprises depositing the first metal layer over dielectric layer. The method further comprises depositing the second metal layer over the first metal layer. The method further comprises implanting nitrogen in the NMOS region of substrate and converting a first portion of the first metal layer into a metal oxide layer and converting a second portion of the first metal layer into metal nitride layer. The method further comprises forming the NMOS gate and the PMOS gate, where the NMOS gate comprises a segment of metal nitride layer and the PMOS gate comprises a segment of the metal oxide layer.
    Type: Grant
    Filed: December 22, 2004
    Date of Patent: February 13, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Huicai Zhong, Jung-Suk Goo, Allison K. Holbrook, Joong S. Jeon, George J. Kluth
  • Patent number: 7170084
    Abstract: An n-type MOSFET (NMOS) is implemented on a substrate having an epitaxial layer of strained silicon formed on a layer of silicon germanium. The MOSFET includes first halo regions formed in the strained silicon layer that extent toward the channel region beyond the ends of shallow source and drain extensions. Second halo regions formed in the underlying silicon germanium layer extend toward the channel region beyond the ends of the shallow source and drain extensions and extend deeper into the silicon germanium layer than the shallow source and drain extensions. The p-type dopant of the first and second halo regions slows the high rate of diffusion of the n-type dopant of the shallow source and drain extensions through the silicon germanium toward the channel region. By counteracting the increased diffusion rate of the n-type dopant in this manner, the shallow source and drain extension profiles are maintained and the risk of degradation by short channel effects is reduced.
    Type: Grant
    Filed: June 21, 2004
    Date of Patent: January 30, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Jung-Suk Goo, Haihong Wang
  • Patent number: 7138302
    Abstract: An exemplary embodiment relates to a method of FinFET channel structure formation. The method can include providing a compound semiconductor layer above an insulating layer, providing a trench in the compound semiconductor layer, and providing a strained semiconductor layer above the compound semiconductor layer and within the trench. The method can also include removing the strained semiconductor layer from above the compound semiconductor layer, thereby leaving the strained semiconductor layer within the trench and removing the compound semiconductor layer to leave the strained semiconductor layer and form the fin-shaped channel region.
    Type: Grant
    Filed: January 12, 2004
    Date of Patent: November 21, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, James N. Pan, Jung-Suk Goo
  • Patent number: 7078299
    Abstract: A method of forming a finFET transistor using a sidewall epitaxial layer includes forming a silicon germanium (SiGe) layer above an oxide layer above a substrate, forming a cap layer above the SiGe layer, removing portions of the SiGe layer and the cap layer to form a feature, forming sidewalls along lateral walls of the feature, and removing the feature.
    Type: Grant
    Filed: September 3, 2003
    Date of Patent: July 18, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Witold P. Maszara, Jung-Suk Goo, James N. Pan, Qi Xiang
  • Patent number: 7033869
    Abstract: An SOI substrate comprises a layer of strained silicon sandwiched between a dielectric layer and a layer of strained silicon. The substrate may be used to form a strained silicon SOI MOSFET having a gate electrode that extends through the silicon germanium layer to a channel region formed in the strained silicon layer. The MOSFET may be formed in a fully depleted state by using a strained silicon layer of appropriate thickness.
    Type: Grant
    Filed: January 13, 2004
    Date of Patent: April 25, 2006
    Assignee: Advanced Micro Devices
    Inventors: Qi Xiang, Jung-Suk Goo, James N. Pan
  • Patent number: 7015078
    Abstract: A silicon on insulator (SOI) substrate includes a layer of silicon carbide beneath an insulating layer on which semiconductor devices are formed. The silicon carbide layer has a high thermal conductivity and provides beneficial dissipation of thermal energy generated by the devices. The SOI substrate may be formed by a bonding method. SOI MOSFET devices using the SOI substrate are also disclosed.
    Type: Grant
    Filed: September 9, 2003
    Date of Patent: March 21, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Jung-Suk Goo, James Pan
  • Patent number: 7012007
    Abstract: A strained silicon MOSFET employs a high thermal conductivity insulating material in the trench isolations to dissipate thermal energy generated in the MOSFET and to avoid self-heating caused by the poor thermal conductivity of an underlying silicon germanium layer. The high thermal conductivity material is preferably silicon carbide, and the isolations preferably extend through the silicon germanium layer to contact an underlying silicon layer so as to conduct thermal energy from the active region to the silicon layer.
    Type: Grant
    Filed: September 9, 2003
    Date of Patent: March 14, 2006
    Assignee: Advanced Micro Device, Inc.
    Inventors: Jung-Suk Goo, Qi Xiang, James Pan
  • Patent number: 6962857
    Abstract: A method of manufacturing an integrated circuit (IC) utilizes a shallow trench isolation (STI) technique. The shallow trench isolation technique is used in a strained silicon (SMOS) process. The liner for the trench is formed from a layer deposited in a low temperature process which reduces germanium outgassing. The low temperature process can be an LPCVD. An annealing step can be utilized to form the liner.
    Type: Grant
    Filed: February 5, 2003
    Date of Patent: November 8, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Minh-Van Ngo, Ming-Ren Lin, Eric N. Paton, Haihong Wang, Qi Xiang, Jung-Suk Goo
  • Patent number: 6955969
    Abstract: A method of forming a channel region for a transistor includes forming a layer of silicon germanium (SiGe) above a substrate, forming an oxide layer above the SiGe layer wherein the oxide layer includes an aperture in a channel area and the aperture is filled with a SiGe feature, depositing a layer having a first thickness above the oxide layer and the SiGe feature, and forming source and drain regions in the layer.
    Type: Grant
    Filed: September 3, 2003
    Date of Patent: October 18, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Ihsan J. Djomehri, Jung-Suk Goo, Srinath Krishnan, Witold P. Maszara, James N. Pan, Qi Xiang
  • Patent number: 6943087
    Abstract: Strained silicon is grown on a dielectric material in a trench in a silicon germanium layer at a channel region of a MOSFET after fabrication of other MOSFET elements using a removable dummy gate process to form an SOI MOSFET. The MOSFET is fabricated with the dummy gate in place, the dummy gate is removed, and a trench is formed in the channel region. Dielectric material is grown in the trench, and strained silicon is then grown from the silicon germanium trench sidewalls to form a strained silicon layer that extends across the dielectric material. The silicon germanium sidewalls impart strain to the strained silicon, and the presence of the dielectric material allows the strained silicon to be grown as a thin fully depleted layer. A replacement gate is then formed by damascene processing.
    Type: Grant
    Filed: December 17, 2003
    Date of Patent: September 13, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Jung-Suk Goo, James N. Pan, Ming Ren Lin
  • Patent number: 6936516
    Abstract: An exemplary embodiment relates to a method of FinFET formation. The method can include providing a sacrificial fin structure, removing the sacrificial fin structure, and providing a strained silicon layer at the location of the removed sacrificial gate structure. The FinFET can include a strained-Si MOSFET channel region.
    Type: Grant
    Filed: January 12, 2004
    Date of Patent: August 30, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Jung-Suk Goo, Qi Xiang, James N. Pan
  • Patent number: 6929992
    Abstract: The threshold voltage shift exhibited by strained silicon NMOS devices is compensated with respect to the threshold voltages of PMOS devices formed on the same substrate by increasing the work function of the NMOS gates. The NMOS gate work function exceeds the PMOS gate work function so as to compensate for a difference in the respective NMOS and PMOS threshold voltages. The NMOS gates are preferably fully silicided while the PMOS gates are partially silicided.
    Type: Grant
    Filed: December 17, 2003
    Date of Patent: August 16, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Ihsan J. Djomehri, Qi Xiang, Jung-Suk Goo, James N. Pan
  • Publication number: 20050151222
    Abstract: A method of manufacturing an integrated circuit (IC) utilizes a shallow trench isolation (STI) technique. The shallow trench isolation technique is used in strained silicon (SMOS) process. The strained material is formed after the trench is formed. The process can be utilized on a compound semiconductor layer above a box layer.
    Type: Application
    Filed: January 12, 2004
    Publication date: July 14, 2005
    Inventors: Qi Xiang, James Pan, Jung-Suk Goo
  • Publication number: 20050153486
    Abstract: An exemplary embodiment relates to a method of FinFET channel structure formation. The method can include providing a compound semiconductor layer above an insulating layer, providing a trench in the compound semiconductor layer, and providing a strained semiconductor layer above the compound semiconductor layer and within the trench. The method can also include removing the strained semiconductor layer from above the compound semiconductor layer, thereby leaving the strained semiconductor layer within the trench and removing the compound semiconductor layer to leave the strained semiconductor layer and form the fin-shaped channel region.
    Type: Application
    Filed: January 12, 2004
    Publication date: July 14, 2005
    Inventors: Qi Xiang, James Pan, Jung-Suk Goo
  • Patent number: 6902991
    Abstract: A strained silicon layer is grown on a layer of silicon germanium and a second layer of silicon germanium is grown on the layer of strained silicon in a single continuous in situ deposition process. Both layers of silicon germanium may be grown in situ with the strained silicon. This construction effectively provides dual substrates at both sides of the strained silicon layer to support the tensile strain of the strained silicon layer and to resist the formation of misfit dislocations that may be induced by temperature changes during processing. Consequently the critical thickness of strained silicon that can be grown on substrates having a given germanium content is effectively doubled. The silicon germanium layer overlying the strained silicon layer may be maintained during MOSFET processing to resist creation of misfit dislocations in the strained silicon layer up to the time of formation of gate insulating material.
    Type: Grant
    Filed: October 24, 2002
    Date of Patent: June 7, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Jung-Suk Goo, Haihong Wang