Patents by Inventor Jung-Suk Goo

Jung-Suk Goo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6900143
    Abstract: The thermal conductivity of strained silicon MOSFETs and strained silicon SOI MOSFETs is improved by providing a silicon germanium carbide thermal dissipation layer beneath a silicon germanium layer on which strained silicon is grown. The silicon germanium carbide thermal dissipation layer has a higher thermal conductivity than silicon germanium, thus providing more efficient removal of thermal energy generated in active regions.
    Type: Grant
    Filed: September 9, 2003
    Date of Patent: May 31, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: James N. Pan, Jung-Suk Goo, Qi Xiang
  • Patent number: 6872613
    Abstract: According to one exemplary embodiment, a method for integrating first and second metal layers on a substrate to form a dual metal NMOS gate and PMOS gate comprises depositing a dielectric layer over an NMOS region and a PMOS region of the substrate. The method further comprises depositing the first metal layer over dielectric layer. The method further comprises depositing the second metal layer over the first metal layer. The method further comprises implanting nitrogen in the NMOS region of substrate and converting a first portion of the first metal layer into a metal oxide layer and converting a second portion of the first metal layer into metal nitride layer. The method further comprises forming the NMOS gate and the PMOS gate, where the NMOS gate comprises a segment of metal nitride layer and the PMOS gate comprises a segment of the metal oxide layer.
    Type: Grant
    Filed: September 4, 2003
    Date of Patent: March 29, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Huicai Zhong, Jung-Suk Goo, Allison K. Holbrook, Joong S. Jeon, George J. Kluth
  • Publication number: 20050054149
    Abstract: According to one exemplary embodiment, a method for integrating first and second metal layers on a substrate to form a dual metal NMOS gate and PMOS gate comprises depositing a dielectric layer over an NMOS region and a PMOS region of the substrate. The method further comprises depositing the first metal layer over dielectric layer. The method further comprises depositing the second metal layer over the first metal layer. The method further comprises implanting nitrogen in the NMOS region of substrate and converting a first portion of the first metal layer into a metal oxide layer and converting a second portion of the first metal layer into metal nitride layer. The method further comprises forming the NMOS gate and the PMOS gate, where the NMOS gate comprises a segment of metal nitride layer and the PMOS gate comprises a segment of the metal oxide layer.
    Type: Application
    Filed: September 4, 2003
    Publication date: March 10, 2005
    Inventors: Qi Xiang, Huicai Zhong, Jung-Suk Goo, Allison Holbrook, Joong Jeon, George Kluth
  • Publication number: 20050048743
    Abstract: A method of forming a channel region for a transistor includes forming a layer of silicon germanium (SiGe) above a substrate, forming an oxide layer above the SiGe layer wherein the oxide layer includes an aperture in a channel area and the aperture is filled with a SiGe feature, depositing a layer having a first thickness above the oxide layer and the SiGe feature, and forming source and drain regions in the layer.
    Type: Application
    Filed: September 3, 2003
    Publication date: March 3, 2005
    Inventors: Ihsan Djomehri, Jung-Suk Goo, Srinath Krishnan, Witold Maszara, James Pan, Qi Xiang
  • Publication number: 20050048727
    Abstract: A method of forming a finFET transistor using a sidewall epitaxial layer includes forming a silicon germanium (SiGe) layer above an oxide layer above a substrate, forming a cap layer above the SiGe layer, removing portions of the SiGe layer and the cap layer to form a feature, forming sidewalls along lateral walls of the feature, and removing the feature.
    Type: Application
    Filed: September 3, 2003
    Publication date: March 3, 2005
    Inventors: Witold Maszara, Jung-Suk Goo, James Pan, Qi Xiang
  • Publication number: 20050040477
    Abstract: According to one exemplary embodiment, a FET which is situated over a substrate, comprises a channel situated in the substrate. The FET further comprises a first gate dielectric situated over the channel, where the first gate dielectric has a first coefficient of thermal expansion. The FET further comprises a first gate electrode situated over the first gate dielectric, where the first gate electrode has a second coefficient of thermal expansion, and where the second coefficient of thermal expansion is different than the first coefficient of thermal expansion so as to cause an increase in carrier mobility in the FET. The second coefficient of thermal expansion may be greater that the first coefficient of thermal expansion, for example. The increase in carrier mobility may be caused by, for example, a tensile strain created in the channel.
    Type: Application
    Filed: August 18, 2003
    Publication date: February 24, 2005
    Inventors: Qi Xiang, Boon-Yong Ang, Jung-Suk Goo
  • Patent number: 6858503
    Abstract: A fabrication system utilizes a protocol for removing germanium from a top surface of a wafer. An exposure to a gas, such as a gas containing the hydrochloric acid can remove germanium from the top surface. The protocol can allow shared equipment to be used in both Flash product fabrication lines and strained silicon (SMOS) fabrication lines. The protocol allows better silicidation in SMOS devices.
    Type: Grant
    Filed: February 5, 2003
    Date of Patent: February 22, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Minh V. Ngo, Ming-Ren Lin, Paul R. Besser, Qi Xiang, Eric N. Paton, Jung-Suk Goo
  • Patent number: 6800910
    Abstract: A FinFET device employs strained silicon to enhance carrier mobility. In one method, a FinFET body is patterned from a layer of silicon germanium (SiGe) that overlies a dielectric layer. An epitaxial layer of silicon is then formed on the silicon germanium FinFET body. A strain is induced in the epitaxial silicon as a result of the different dimensionalities of intrinsic silicon and of the silicon germanium crystal lattice that serves as the template on which the epitaxial silicon is grown. Strained silicon has an increased carrier mobility compared to relaxed silicon, and as a result the epitaxial strained silicon provides increased carrier mobility in the FinFET. A higher driving current can therefore be realized in a FinFET employing a strained silicon channel layer.
    Type: Grant
    Filed: December 31, 2002
    Date of Patent: October 5, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Ming-Ren Lin, Jung-Suk Goo, Haihong Wang, Qi Xiang
  • Patent number: 6756276
    Abstract: An n-type MOSFET (NMOS) is implemented on a substrate having an epitaxial layer of strained silicon formed on a layer of silicon germanium. The MOSFET includes first halo regions formed in the strained silicon layer that extent toward the channel region beyond the ends of shallow source and drain extensions. Second halo regions formed in the underlying silicon germanium layer extend toward the channel region beyond the ends of the shallow source and drain extensions and extend deeper into the silicon germanium layer than the shallow source and drain extensions. The p-type dopant of the first and second halo regions slows the high rate of diffusion of the n-type dopant of the shallow source and drain extensions through the silicon germanium toward the channel region. By counteracting the increased diffusion rate of the n-type dopant in this manner, the shallow source and drain extension profiles are maintained and the risk of degradation by short channel effects is reduced.
    Type: Grant
    Filed: December 31, 2002
    Date of Patent: June 29, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Jung-Suk Goo, Haihong Wang
  • Publication number: 20040087114
    Abstract: A strained silicon layer is grown on a layer of silicon germanium and a second layer of silicon germanium is grown on the layer of strained silicon in a single continuous in situ deposition process. Both layers of silicon germanium may be grown in situ with the strained silicon. This construction effectively provides dual substrates at both sides of the strained silicon layer to support the tensile strain of the strained silicon layer and to resist the formation of misfit dislocations that may be induced by temperature changes during processing. Consequently the critical thickness of strained silicon that can be grown on substrates having a given germanium content is effectively doubled. The silicon germanium layer overlying the strained silicon layer may be maintained during MOSFET processing to resist creation of misfit dislocations in the strained silicon layer up to the time of formation of gate insulating material.
    Type: Application
    Filed: October 24, 2002
    Publication date: May 6, 2004
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Qi Xiang, Jung-Suk Goo, Haihong Wang
  • Patent number: 6730576
    Abstract: A strained silicon layer is grown on a layer of silicon germanium and a layer of silicon germanium is grown on the strained silicon in a single continuous in situ deposition process with the strained silicon. Shallow trench isolations are formed in the lower layer of silicon germanium prior to formation of the strained silicon layer. The two silicon germanium layers effectively provide dual substrates at both surfaces of the strained silicon layer that serve to maintain the tensile strain of the strained silicon layer and resist the formation of misfit dislocations that might otherwise result from temperature changes during processing. Consequently the critical thickness of strained silicon that can be grown without significant misfit dislocations during later processing is effectively doubled for a given germanium content of the silicon germanium layers.
    Type: Grant
    Filed: December 31, 2002
    Date of Patent: May 4, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Haihong Wang, Paul R. Besser, Jung-Suk Goo, Minh V. Ngo, Eric N. Paton, Qi Xiang
  • Publication number: 20040061178
    Abstract: A FinFET device employs strained silicon to enhance carrier mobility. In one method, a FinFET body is patterned from a layer of silicon germanium (SiGe) that overlies a dielectric layer. An epitaxial layer of silicon is then formed on the silicon germanium FinFET body. A strain is induced in the epitaxial silicon as a result of the different dimensionalities of intrinsic silicon and of the silicon germanium crystal lattice that serves as the template on which the epitaxial silicon is grown. Strained silicon has an increased carrier mobility compared to relaxed silicon, and as a result the epitaxial strained silicon provides increased carrier mobility in the FinFET. A higher driving current can therefore be realized in a FinFET employing a strained silicon channel layer.
    Type: Application
    Filed: December 31, 2002
    Publication date: April 1, 2004
    Applicant: Advanced Micro Devices Inc.
    Inventors: Ming-Ren Lin, Jung-Suk Goo, Haihong Wang, Qi Xiang
  • Patent number: 5821145
    Abstract: A method for isolating elements in semiconductor devices is disclosed, which includes the steps of: forming a field oxide layer on the surface of a semiconductor substrate; using a photo resist pattern to define a field region and an active region; carrying out an ion implantation of several MeV with the photo resist pattern remaining on the field region, so as to form a channel stop layer on the field oxide layer region; and forming a soft error-preventing buried layer in the active region. The field insulating layer may be a silicon oxide layer or a silicon nitride layer. Additionally, a selective epitaxial process may be carried out so as to raise the level of the active region to substantially the height of the field isolating region, thereby flattening the surface.
    Type: Grant
    Filed: February 5, 1997
    Date of Patent: October 13, 1998
    Assignee: LG Semicon Co., Ltd.
    Inventor: Jung-Suk Goo
  • Patent number: 5677215
    Abstract: A simple and easy method for fabricating an EEPROM cell is disclosed. An EEPROM cell fabricated by the method includes: a first active region with a second conductivity-type, lightly-doped density impurity formed in a first conductivity-type semiconductor substrate; a second active region with a second conductivity-type, heavily-doped density impurity formed in one side of the first active region; a third active region with the second conductivity-type, heavily-doped density impurity formed in the other side of the first active region; a fourth active region with a first conductivity-type, heavily-doped density impurity formed so as to surround the third active region; a floating gate on top of a first insulating layer overlying the first active region; and a control gate on top of a second insulating layer overlying the floating gate. The EEPROM cell thereby fabricated is improved in operational characteristics such as an erasing speed and a programming speed.
    Type: Grant
    Filed: May 10, 1994
    Date of Patent: October 14, 1997
    Assignee: LG Semicon Co., Ltd.
    Inventor: Jung Suk Goo