Patents by Inventor Justin Brask

Justin Brask has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060188827
    Abstract: A method of protecting a sensitive layer from harsh chemistries. The method includes forming a first sensitive layer, forming a second layer upon the first layer, then forming a third layer over the second layer. The third layer is utilized as a mask during patterning of the second layer. During patterning, however, the second layer is only partially etched, thus leaving a buffer layer overlying the first layer. The third layer is completely removed while the buffer layer protects the first layer from the harsh chemicals that are utilized to remove the third layer. Then, the buffer layer is carefully removed down to the surface of the first layer.
    Type: Application
    Filed: March 6, 2006
    Publication date: August 24, 2006
    Inventors: Justin Brask, Bruce Block, Uday Shah
  • Publication number: 20060186484
    Abstract: A transistor having a narrow bandgap semiconductor source/drain region is described. The transistor includes a gate electrode formed on a gate dielectric layer formed on a silicon layer. A pair of source/drain regions are formed on opposite sides of the gate electrode wherein said pair of source/drain regions comprise a narrow bandgap semiconductor film formed in the silicon layer on opposite sides of the gate electrode.
    Type: Application
    Filed: February 23, 2005
    Publication date: August 24, 2006
    Inventors: Robert Chau, Suman Datta, Jack Kavalieros, Justin Brask, Mark Doczy, Matthew Metz
  • Publication number: 20060189156
    Abstract: A method for making a semiconductor device is described. That method comprises forming a high-k gate dielectric layer that contacts a metal oxide layer. The metal oxide layer is generated by forming a metal layer, then oxidizing the metal layer.
    Type: Application
    Filed: February 23, 2005
    Publication date: August 24, 2006
    Inventors: Mark Doczy, Jack Kavalieros, Justin Brask, Matthew Metz, Suman Datta, Brian Doyle, Robert Chau
  • Publication number: 20060183277
    Abstract: A method for making a semiconductor device is described. That method comprises forming a high-k gate dielectric layer on a substrate, and forming a sacrificial layer on the high-k gate dielectric layer. After etching the sacrificial layer, first and second spacers are formed on opposite sides of the sacrificial layer. After removing the sacrificial layer to generate a trench that is positioned between the first and second spacers, a metal layer is formed on the high-k gate dielectric layer.
    Type: Application
    Filed: December 19, 2003
    Publication date: August 17, 2006
    Inventors: Justin Brask, Mark Doczy, Jack Kavalieros, Uday Shah, Matthew Metz, Chris Barns, Suman Datta, Christopher Thomas, Robert Chau
  • Publication number: 20060180878
    Abstract: A method for making a semiconductor device is described. That method comprises forming a first dielectric layer on a substrate, then forming a trench within the first dielectric layer. After forming a second dielectric layer on the substrate, a first metal layer is formed within the trench on a first part of the second dielectric layer. A second metal layer is then formed on the first metal layer and on a second part of the second dielectric layer.
    Type: Application
    Filed: March 29, 2006
    Publication date: August 17, 2006
    Inventors: Justin Brask, Jack Kavalieros, Mark Doczy, Uday Shah, Chris Barns, Matthew Metz, Suman Datta, Annalisa Cappellani, Robert Chau
  • Publication number: 20060180874
    Abstract: A metal silicide may be selectively etched by converting the metal silicide to a metal silicate. This may be done using oxidation. The metal silicate may then be removed, for example, by wet etching. A non-destructive low pH wet etchant may be utilized, in some embodiments, with high selectivity by dissolution.
    Type: Application
    Filed: April 12, 2006
    Publication date: August 17, 2006
    Inventors: Justin Brask, Robert Turkot
  • Publication number: 20060180859
    Abstract: A top metal gate carbon nanotube transistor may be provided which has acceptable electrical characteristics. The transistor may be formed over a structure including a semiconductor substrate made of an epitaxial layer and covered with an insulating layer. The carbon nanotubes may be deposited thereover, source and drains defined, and a metal gate electrode applied over a high dielectric constant gate dielectric. The processing may be such that the carbon nanotubes are protected from high temperature processing and excessively oxidizing atmospheres.
    Type: Application
    Filed: February 16, 2005
    Publication date: August 17, 2006
    Inventors: Marko Radosavljevic, Amlan Majumdar, Suman Datta, Jack Kavalieros, Brian Doyle, Justin Brask, Robert Chau
  • Publication number: 20060166447
    Abstract: A method for making a semiconductor device is described. That method comprises forming an oxide layer on a substrate, and forming a high-k dielectric layer on the oxide layer. The oxide layer and the high-k dielectric layer are then annealed at a sufficient temperature for a sufficient time to generate a gate dielectric with a graded dielectric constant.
    Type: Application
    Filed: March 27, 2006
    Publication date: July 27, 2006
    Inventors: Mark Doczy, Gilbert Dewey, Suman Datta, Sangwoo Pae, Justin Brask, Jack Kavalieros, Matthew Metz, Adrian Sherrill, Markus Kuhn, Robert Chau
  • Publication number: 20060160342
    Abstract: Complementary metal oxide semiconductor metal gate transistors may be formed by depositing a metal layer in trenches formerly inhabited by patterned gate structures. The patterned gate structures may have been formed of polysilicon in one embodiment. The trenches may be filled with metal by surface activating using a catalytic metal, followed by electroless deposition of a seed layer followed by superconformal filling bottom up.
    Type: Application
    Filed: January 18, 2005
    Publication date: July 20, 2006
    Inventors: Mark Doczy, Lawrence Wong, Valery Dubin, Justin Brask, Jack Kavalieros, Suman Datta, Matthew Metz, Robert Chau
  • Publication number: 20060157747
    Abstract: A nanotube transistor, such as a carbon nanotube transistor, may be formed with a top gate electrode and a spaced source and drain. Conduction along the transistor from source to drain is controlled by the gate electrode. Underlying the gate electrode are at least two nanotubes. In some embodiments, the substrate may act as a back gate.
    Type: Application
    Filed: January 18, 2005
    Publication date: July 20, 2006
    Inventors: Amlan Majumdar, Justin Brask, Marko Radosavljevic, Suman Datta, Brian Doyle, Mark Doczy, Jack Kavalieros, Matthew Metz, Robert Chau, Uday Shah, James Blackwell
  • Publication number: 20060160371
    Abstract: Oxidation between a higher dielectric constant material such as a rare earth oxide and a substrate may be reduced by providing a seal layer over the gate dielectric. In some embodiments, the seal layer may be isolated from the gate dielectric by a buffer layer.
    Type: Application
    Filed: January 18, 2005
    Publication date: July 20, 2006
    Inventors: Matthew Metz, Suman Datta, Jack Kavalieros, Mark Doczy, Justin Brask, Robert Chau
  • Publication number: 20060148182
    Abstract: A quantum well transistor or high electron mobility transistor may be formed using a replacement metal gate process. A dummy gate electrode may be used to define sidewall spacers and source drain contact metallizations. The dummy gate electrode may be removed and the remaining structure used as a mask to etch a doped layer to form sources and drains self-aligned to said opening. A high dielectric constant material may coat the sides of said opening and then a metal gate electrode may be deposited. As a result, the sources and drains are self-aligned to the metal gate electrode. In addition, the metal gate electrode is isolated from an underlying barrier layer by the high dielectric constant material.
    Type: Application
    Filed: January 3, 2005
    Publication date: July 6, 2006
    Inventors: Suman Datta, Justin Brask, Jack Kavalieros, Matthew Metz, Mark Doczy, Robert Chau
  • Publication number: 20060148150
    Abstract: Higher mobility transistors may be achieved by removing a dummy metal gate electrode as part of a replacement metal gate process and doping the exposed channel region after source and drains have already been formed. As a result, a retrograde doping profile may be achieved in some embodiments in the channel region which is not adversely affected by subsequent high temperature processing. For example, after already forming the source and drains and thereafter doping the channel, temperature regimes greater than 900° C. may be avoided.
    Type: Application
    Filed: January 3, 2005
    Publication date: July 6, 2006
    Inventors: Jack Kavalieros, Peter Vandervoorn, Kelin Kuhn, Justin Brask, Mark Doczy, Matthew Metz, Suman Datta, Robert Chau
  • Patent number: 7071064
    Abstract: A process is described for manufacturing of non-planar multi-corner transistor structures. A fin of a semiconductor material having a mask on a top surface of the fin is formed on a first insulating layer. A second insulating layer is formed on the fin exposing a top surface of the mask, wherein a protection layer is deposited between the fin and the second insulating layer. Next, the mask is removed and spacers are formed on the fin adjacent to the protection layer. A recess having a bottom and opposing sidewalls is formed in the fin. A gate dielectric layer and a gate electrode are formed on the top surface, the opposing sidewalls of the fin and on the bottom and on the opposing sidewalls of the recess in the fin. A source region and a drain region are formed in the fin at the opposite sides of the gate electrode.
    Type: Grant
    Filed: September 23, 2004
    Date of Patent: July 4, 2006
    Assignee: Intel Corporation
    Inventors: Brian Doyle, Surinder Singh, Uday Shah, Justin Brask, Robert Chau
  • Publication number: 20060138553
    Abstract: A semiconductor device comprising a semiconductor body having a top surface and a first and second laterally opposite sidewalls as formed on an insulating substrate is claimed. A gate dielectric is formed on the top surface of the semiconductor body and on the first and second laterally opposite sidewalls of the semiconductor body. A gate electrode is then formed on the gate dielectric on the top surface of the semiconductor body and adjacent to the gate dielectric on the first and second laterally opposite sidewalls of the semiconductor body. The gate electrode comprises a metal film formed directly adjacent to the gate dielectric layer. A pair of source and drain regions are then formed in the semiconductor body on opposite sides of the gate electrode.
    Type: Application
    Filed: February 24, 2006
    Publication date: June 29, 2006
    Inventors: Justin Brask, Brian Doyle, Jack Kavalleros, Mark Doczy, Uday Shah, Robert Chau
  • Publication number: 20060138552
    Abstract: A semiconductor device comprising a semiconductor body having a top surface and a first and second laterally opposite sidewalls as formed on an insulating substrate is claimed. A gate dielectric is formed on the top surface of the semiconductor body and on the first and second laterally opposite sidewalls of the semiconductor body. A gate electrode is then formed on the gate dielectric on the top surface of the semiconductor body and adjacent to the gate dielectric on the first and second laterally opposite sidewalls of the semiconductor body. The gate electrode comprises a metal film formed directly adjacent to the gate dielectric layer. A pair of source and drain regions are then formed in the semiconductor body on opposite sides of the gate electrode.
    Type: Application
    Filed: February 22, 2006
    Publication date: June 29, 2006
    Inventors: Justin Brask, Brian Doyle, Jack Kavalieros, Mark Doczy, Uday Shah, Robert Chau
  • Publication number: 20060121678
    Abstract: A method for making a semiconductor device is described. That method comprises adding nitrogen to a silicon dioxide layer to form a nitrided silicon dioxide layer on a substrate. After forming a sacrificial layer on the nitrided silicon dioxide layer, the sacrificial layer is removed to generate a trench. A high-k gate dielectric layer is formed on the nitrided silicon dioxide layer within the trench, and a metal gate electrode is formed on the high-k gate dielectric layer.
    Type: Application
    Filed: December 7, 2004
    Publication date: June 8, 2006
    Inventors: Justin Brask, Sangwoo Pae, Jack Kavalieros, Matthew Metz, Mark Doczy, Suman Datta, Robert Chau, Jose Maiz
  • Publication number: 20060121668
    Abstract: A method for making a titanium carbide layer is described. That method comprises alternately introducing a carbon containing precursor and a titanium containing precursor into a chemical vapor deposition reactor, while a substrate is maintained at a selected temperature. The reactor is operated for a sufficient time, and pulse times are selected for the carbon containing precursor and the titanium containing precursor, to form a titanium carbide layer of a desired thickness and workfunction on the substrate.
    Type: Application
    Filed: October 19, 2005
    Publication date: June 8, 2006
    Inventors: Matthew Metz, Suman Datta, Mark Doczy, Jack Kavalieros, Justin Brask, Robert Chau
  • Publication number: 20060121727
    Abstract: A method for making a titanium carbide layer is described. That method comprises alternately introducing a carbon containing precursor and a titanium containing precursor into a chemical vapor deposition reactor, while a substrate is maintained at a selected temperature. The reactor is operated for a sufficient time, and pulse times are selected for the carbon containing precursor and the titanium containing precursor, to form a titanium carbide layer of a desired thickness and workfunction on the substrate.
    Type: Application
    Filed: December 7, 2004
    Publication date: June 8, 2006
    Inventors: Matthew Metz, Suman Datta, Mark Doczy, Jack Kavalieros, Justin Brask, Robert Chau
  • Publication number: 20060121742
    Abstract: A method for making a semiconductor device is described. That method comprises applying an atomic layer chemical vapor deposition process to form a high-k gate dielectric layer directly on a hydrophobic surface of a substrate. The atomic layer chemical vapor deposition process initiates growth of the high-k gate dielectric layer in less than about twenty growth cycles.
    Type: Application
    Filed: December 7, 2004
    Publication date: June 8, 2006
    Inventors: Matthew Metz, Suman Datta, Jack Kavalieros, Mark Doczy, Justin Brask, Robert Chau