Patents by Inventor Karthik Subburaj

Karthik Subburaj has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230088361
    Abstract: Methods, apparatus, systems and articles of manufacture are disclosed to test RADAR integrated circuits. A radar circuit comprising a local oscillator (LO), a transmitter coupled to the LO and configured to be coupled to a transmission network, a receiver configured to be coupled to the transmission network, and a controller coupled to the LO, the transmitter, and the receiver, the controller to cause the LO to generate a frequency modulated continuous waveform (FMCW), cause the transmitter to modulate the FMCW as a modulated FMCW, cause the transmitter to transmit the modulated FMCW via the transmission network and the receiver to obtain a received FMCW from the transmission network, and in response to obtaining the received FMCW from the receiver, generate a performance characteristic of the radar circuit based on the received FMCW.
    Type: Application
    Filed: November 17, 2022
    Publication date: March 23, 2023
    Inventors: Karthik Subburaj, Zahir Ibrahim Parkar, Krishnanshu Dandu, Vashishth Dudhia
  • Patent number: 11579284
    Abstract: A radar system is provided that includes transmission signal generation circuitry, a transmit channel coupled to the transmission generation circuitry to receive a continuous wave test signal, the transmit channel configurable to output a test signal based on the continuous wave signal in which a phase angle of the test signal is changed in discrete steps within a phase angle range, a receive channel coupled to the transmit channel via a feedback loop to receive the test signal, the receive channel including an in-phase (I) channel and a quadrature (Q) channel, a statistics collection module configured to collect energy measurements of the test signal output by the I channel and the test signal output by the Q channel at each phase angle, and a processor configured to estimate phase and gain imbalance of the I channel and the Q channel based on the collected energy measurements.
    Type: Grant
    Filed: October 13, 2020
    Date of Patent: February 14, 2023
    Assignee: Texas Instruments Incorporated
    Inventors: Sachin Bharadwaj, Karthik Subburaj, Sriram Murali
  • Patent number: 11579282
    Abstract: A radar system is provided that includes a radar transceiver integrated circuit (IC) configurable to transmit a first frame of chirps, and another radar transceiver IC configurable to transmit a second frame of chirps at a time delay ?T, wherein ?T=Tc/K, K?2 and Tc is an elapsed time from a start of one chirp in the first frame and the second frame and a start of a next chirp in the first frame and the second frame, wherein the radar system is configured to determine a velocity of an object in a field of view of the radar system based on first digital intermediate frequency signals generated responsive to receiving reflected chirps of the first frame and second digital IF signals generated responsive to receiving reflected chirps of the time delayed second frame, wherein the maximum measurable velocity is increased by a factor of K.
    Type: Grant
    Filed: June 17, 2022
    Date of Patent: February 14, 2023
    Assignee: Texas Instruments Incorporated
    Inventors: Sandeep Rao, Karthik Subburaj, Sriram Murali, Karthik Ramasubramanian
  • Publication number: 20230017031
    Abstract: A non-transitory computer-readable storage device stores machine instructions which, when executed by a processor, cause the processor to determine a chirp period Tc for radar chirps in a radar frame. The chirp period Tc comprises a rising period Trise and a falling period Tfall. The processor determines, for each radar chirp in the radar frame, a corresponding randomized frequency characteristic during Tfall, and causes a radar sensor circuit to generate the radar chirps in the radar frame based on Tc, Trise, Tfall, and the corresponding randomized frequency characteristics. In some implementations, the machine instructions to determine the corresponding randomized frequency characteristic comprise machine instructions to determine a frequency step having a frequency f_step and a period Tstep. At least one of the frequency f_step and the period Tstep is dithered across radar chirps in the radar frame.
    Type: Application
    Filed: October 11, 2021
    Publication date: January 19, 2023
    Inventors: Shankar Ram NARAYANA MOORTHY, Karthik SUBBURAJ, Shailesh JOSHI, Piyush SONI
  • Patent number: 11513190
    Abstract: Methods, apparatus, systems and articles of manufacture are disclosed to test RADAR integrated circuits. A radar circuit comprising a local oscillator (LO), a transmitter coupled to the LO and configured to be coupled to a transmission network, a receiver configured to be coupled to the transmission network, and a controller coupled to the LO, the transmitter, and the receiver, the controller to cause the LO to generate a frequency modulated continuous waveform (FMCW), cause the transmitter to modulate the FMCW as a modulated FMCW, cause the transmitter to transmit the modulated FMCW via the transmission network and the receiver to obtain a received FMCW from the transmission network, and in response to obtaining the received FMCW from the receiver, generate a performance characteristic of the radar circuit based on the received FMCW.
    Type: Grant
    Filed: May 31, 2019
    Date of Patent: November 29, 2022
    Assignee: Texas Instruments Incorporated
    Inventors: Karthik Subburaj, Zahir Ibrahim Parkar, Krishnanshu Dandu, Vashishth Dudhia
  • Publication number: 20220366004
    Abstract: A device includes a comparison circuit and a calculation circuit coupled to the comparison circuit. The comparison circuit is configured to receive a first digital input value (X) and a second digital input value (Y), and provide a first digital output value that indicates one of a first relationship, a second relationship, and a third relationship between X and Y. The calculation circuit is configured to receive X and Y, receive the first digital output value, and provide a second digital output value. The second digital output value is a first linear combination of X and Y responsive to the first digital output value indicating the first relationship, a second linear combination of X and Y responsive to the first digital output value indicating the second relationship, and a third linear combination of X and Y responsive to the first digital output value indicating the third relationship.
    Type: Application
    Filed: June 24, 2021
    Publication date: November 17, 2022
    Inventors: Shailesh JOSHI, Karthik SUBBURAJ, Karthik RAMASUBRAMANIAN
  • Patent number: 11486916
    Abstract: A method of frequency estimation. A clock output from a frequency synthesizer is received at an input of a ring encoder. The ring encoder generates outputs including a ring encoder output clock and an encoded output which represents LSBs of a clock cycle count of the clock output. A binary counter is run using the ring encoder output clock which provides an output count which represents MSBs of the clock cycle count. Using a reference clock, the encoded output is sampled to provide a sampled encoded output and the output count is sampled to provide a sampled output count. Error correcting is applied to the sampled encoded output to provide a corrected sampled encoded output. The corrected sampled encoded output and sampled output count are combined to provide a combined output which is used for estimating an instantaneous or average frequency of the clock output.
    Type: Grant
    Filed: November 1, 2021
    Date of Patent: November 1, 2022
    Assignee: Texas Instmments Incorporated
    Inventors: Tom Altus, Karthik Subburaj, Sreekiran Samala, Raghu Ganesan
  • Publication number: 20220342036
    Abstract: In accordance with described examples, a method determines if a velocity of an object detected by a radar is greater than a maximum velocity by receiving on a plurality of receivers at least one frame of chirps transmitted by at least two transmitters and reflected off of the object. A velocity induced phase shift (?d) in a virtual array vector S of signals received by each receiver corresponding to a sequence of chirps (frame) transmitted by each transmitter is estimated. Phases of each element of virtual array vector S are corrected using ?d to generate a corrected virtual array vector Sc. A first Fourier transform is performed on the corrected virtual array vector Sc to generate a corrected virtual array spectrum to detect a signature that indicates that the object has an absolute velocity greater than a maximum velocity.
    Type: Application
    Filed: July 1, 2022
    Publication date: October 27, 2022
    Inventors: Sandeep Rao, Karthik Subburaj, Dan Wang, Adeel Ahmad
  • Publication number: 20220326368
    Abstract: A radar system is provided that includes a radar transceiver integrated circuit (IC) configurable to transmit a first frame of chirps, and another radar transceiver IC configurable to transmit a second frame of chirps at a time delay ?T, wherein ?T=Tc/K, K?2 and Tc is an elapsed time from a start of one chirp in the first frame and the second frame and a start of a next chirp in the first frame and the second frame, wherein the radar system is configured to determine a velocity of an object in a field of view of the radar system based on first digital intermediate frequency signals generated responsive to receiving reflected chirps of the first frame and second digital IF signals generated responsive to receiving reflected chirps of the time delayed second frame, wherein the maximum measurable velocity is increased by a factor of K.
    Type: Application
    Filed: June 17, 2022
    Publication date: October 13, 2022
    Inventors: Sandeep Rao, Karthik Subburaj, Sriram Murali, Karthik Ramasubramanian
  • Patent number: 11460543
    Abstract: A radar system is provided that includes a receive channel including a complex baseband and a processor coupled to the receive channel to receive a first plurality of digital intermediate frequency (IF) samples from an in-band (I) channel of the complex baseband and a corresponding second plurality of digital IF samples from a quadrature (Q) channel of the complex baseband, wherein the processor is configured to execute instructions to compute at least one failure metric based on the first plurality of digital IF samples and the second plurality of digital IF samples.
    Type: Grant
    Filed: March 31, 2020
    Date of Patent: October 4, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Karthik Ramasubramanian, Karthik Subburaj, Jasbir Singh Nayyar
  • Publication number: 20220236399
    Abstract: A method for compressing echolocation data is provided. The method includes dividing the echolocation data into a plurality of partitions, and selecting a first partition for processing. The method also includes combining echolocation data from the first partition with echolocation data within a second partition, and combining echolocation data from the first partition with echolocation data within a third partition. The method further includes storing the combined echolocation data for all of the plurality of partitions except for the first partition in a memory.
    Type: Application
    Filed: August 18, 2021
    Publication date: July 28, 2022
    Inventors: Karthik Subburaj, Sandeep Rao
  • Patent number: 11391815
    Abstract: Methods, apparatus, systems and articles of manufacture to compensate radar system calibration are disclosed. A radio-frequency (RF) subsystem having a transmit channel, a receive channel, and a loopback path comprising at least a portion of the transmit channel and at least a portion of the receive channel, a loopback measurer to measure a first loopback response of the RF subsystem for a first calibration configuration of the RF subsystem, and to measure a second loopback response of the RF subsystem for a second calibration configuration of the RF subsystem, and a compensator to adjust at least one of a transmit programmable shifter or a digital front end based on a difference between the first loopback response and the second loopback response to compensate for a loopback response change when the RF subsystem is changed from the first calibration configuration to the second calibration configuration.
    Type: Grant
    Filed: July 16, 2019
    Date of Patent: July 19, 2022
    Assignee: Texas Instmments Incorporated
    Inventors: Karthik Subburaj, Shankar Narayanamoorthy, Karthik Ramasubramanian, Anand Gadiyar, Dheeraj Kumar Shetty, Shailesh Joshi
  • Patent number: 11378649
    Abstract: In accordance with described examples, a method determines if a velocity of an object detected by a radar is greater than a maximum velocity by receiving on a plurality of receivers at least one frame of chirps transmitted by at least two transmitters and reflected off of the object. A velocity induced phase shift (?d) in a virtual array vector S of signals received by each receiver corresponding to a sequence of chirps (frame) transmitted by each transmitter is estimated. Phases of each element of virtual array vector S are corrected using ?d to generate a corrected virtual array vector Sc. A first Fourier transform is performed on the corrected virtual array vector Sc to generate a corrected virtual array spectrum to detect a signature that indicates that the object has an absolute velocity greater than a maximum velocity.
    Type: Grant
    Filed: March 10, 2020
    Date of Patent: July 5, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sandeep Rao, Karthik Subburaj, Dan Wang, Adeel Ahmad
  • Publication number: 20220206133
    Abstract: In described examples, a frequency modulated continuous wave (FMCW) synthesizer includes a control engine, and a phase locked loop (PLL) including a frequency divider, a control voltage generator (CVG), and a voltage controlled oscillator (VCO). The frequency divider modifies a VCO output frequency based on a control input. The CVG generates a control voltage based on a frequency reference and the frequency divider output. The VCO outputs a FMCW output having the VCO output frequency in response to the control voltage. The control engine generates the control input so that the VCO output frequency: from a first time to a second time, is a first frequency; from the second time to a third time, changes at a first rate; from the third time to a fourth time, changes at a second rate different from the first rate; and from the fourth time to a fifth time, is a second frequency.
    Type: Application
    Filed: December 30, 2020
    Publication date: June 30, 2022
    Inventors: Karthik Subburaj, Sreekiran Samala, Indu Prathapan
  • Publication number: 20220196824
    Abstract: A radar system is provided and includes a radar transceiver integrated circuit (IC) and a processor coupled to the radar transceiver IC. The radar transceiver IC includes a chirp generator configured to generate a plurality of chirp signals and a phase shifter configured to induce a signal phase shift. The radar transceiver IC is configured to transmit a frame of chirps based on the plurality of chirp signals and generate a plurality of digital signals, each digital signal corresponding to a respective reflection received based on the plurality of chirp signals. The processor is configured to control the phase shifter to induce the signal phase shift in a first subset of chirp signals of the plurality of chirp signals and determine a phase shift induced in the first subset of chirp signals by the phase shifter based on the digital signal.
    Type: Application
    Filed: December 23, 2020
    Publication date: June 23, 2022
    Inventors: Sandeep Rao, Karthik Subburaj
  • Patent number: 11366211
    Abstract: A radar system is provided that includes a radar transceiver integrated circuit (IC) configurable to transmit a first frame of chirps, and another radar transceiver IC configurable to transmit a second frame of chirps at a time delay ?T, wherein ?T=Tc/K, K?2 and Tc is an elapsed time from a start of one chirp in the first frame and the second frame and a start of a next chirp in the first frame and the second frame, wherein the radar system is configured to determine a velocity of an object in a field of view of the radar system based on first digital intermediate frequency signals generated responsive to receiving reflected chirps of the first frame and second digital IF signals generated responsive to receiving reflected chirps of the time delayed second frame, wherein the maximum measurable velocity is increased by a factor of K.
    Type: Grant
    Filed: August 4, 2020
    Date of Patent: June 21, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sandeep Rao, Karthik Subburaj, Sriram Murali, Karthik Ramasubramanian
  • Publication number: 20220155368
    Abstract: A system includes a shift register to store data samples, where the shift register includes a cell under test (CUT), a left guard cell, a right guard cell, a left window, and a right window. The system includes two sets of comparators to compare incoming data samples with data samples in the left window and the right window to compute ranks of the incoming data samples. The system includes a sorted index array to store a rank of the data samples in the shift register. The system includes a selector to select a Kth smallest index from the sorted index array and its corresponding data sample from the shift register. The system includes a target comparator, where the first comparator input receives a data sample from the CUT and the second comparator input receives a Kth smallest data sample, and the comparator output indicates a CFAR target detection.
    Type: Application
    Filed: June 18, 2021
    Publication date: May 19, 2022
    Inventors: Sujaata RAMALINGAM, Karthik SUBBURAJ, Pankaj GUPTA, Anil Varghese MANI, Karthik RAMASUBRAMANIAN, Indu PRATHAPAN
  • Publication number: 20220156044
    Abstract: A Radix-3 butterfly circuit includes a first FIFO input configured to couple to a first FIFO. The circuit includes a first adder and first subtractor coupled to the first FIFO input, and a second FIFO input configured to couple to a second FIFO. The circuit includes a second adder and second subtractor coupled to the second FIFO input, and an input terminal coupled to the first adder and first subtractor. The circuit includes a first scaler coupled to the second adder and a first multiplexer, and a second scaler coupled to a third adder and second multiplexer. The circuit includes a third scaler coupled to a third subtractor and third multiplexer. An output of the first multiplexer is coupled to a complex multiplier. An output of the second multiplexer is coupled to a second FIFO output. An output of the third multiplexer is coupled to a first FIFO output.
    Type: Application
    Filed: June 18, 2021
    Publication date: May 19, 2022
    Inventors: Pankaj GUPTA, Karthik SUBBURAJ, Sujaata RAMALINGAM, Karthik RAMASUBRAMANIAN, Indu PRATHAPAN
  • Publication number: 20220120884
    Abstract: A system includes a memory configured to store a two-dimensional data structure that includes radar data arranged such that radar data of a first transmitter is separated from radar data of a second transmitter by a Doppler offset in the two-dimensional data structure. The system also includes a data fetch mechanism that includes a lookup table (LUT) applied on either of two dimensions. The lookup table is configured to store a data fetch location in the two-dimensional data structure, where the data fetch location indicates a location from which to fetch a subset of the radar data from the two-dimensional data structure and the data fetch mechanism is configured to fetch the subset of the radar data from the two-dimensional data structure based on the LUT. The system includes a processor configured to perform a fast Fourier transform (FFT) on the fetched subset of the radar data.
    Type: Application
    Filed: June 18, 2021
    Publication date: April 21, 2022
    Inventors: Karthik SUBBURAJ, Karthik RAMASUBRAMANIAN, Shailesh JOSHI, Kameswaran VENGATTARAMANE, Indu PRATHAPAN
  • Publication number: 20220050173
    Abstract: A FMCW radar system with a built-in self-test (BIST) system for monitoring includes a receiver, a transmitter, and a frequency synthesizer. A FMCW chirp timing engine controls timing of operations at least one radar component. The BIST system includes at least one switchable coupling for coupling a first plurality of different analog signals including from a first plurality of selected nodes in the receiver or transmitter that are all coupled to a second number of monitor analog-to-digital converters (ADCs). The second number is less than (<) the first plurality of different analog signals. The BIST system includes a monitor timing engine and controller operating synchronously with the chirp timing engine, that includes a software configurable monitoring architecture for generating control signals including for selecting using the switchable coupling which analog signal to forward to the monitor ADC and when the monitor ADC samples the analog signals.
    Type: Application
    Filed: October 29, 2021
    Publication date: February 17, 2022
    Inventors: KARTHIK SUBBURAJ, INDU PRATHAPAN, KARTHIK RAMASUBRAMANIAN, BRIAN P. GINSBURG