Patents by Inventor Ki-Nam Kim

Ki-Nam Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7313011
    Abstract: Ferroelectric memory devices include a ferroelectric memory cell. The ferroelectric memory cell has at least one bit line and a plate line. A control circuit drives the at least one bit line with write data substantially concurrently with activation of the plate line during a write operation. The memory devices may also include a sense amplifier coupled to the ferroelectric memory cell and the control circuit may be further configured to deactivate the plate line substantially concurrently with activation of the sense amplifier during a read operation.
    Type: Grant
    Filed: July 24, 2006
    Date of Patent: December 25, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Gil Jeon, Ki-nam Kim
  • Patent number: 7300888
    Abstract: An integrated circuit device is manufactured by forming an insulating layer on a substrate. A capping layer is formed on the insulating layer and both the capping layer and the insulating layer are patterned. Insulating spacers are formed on sidewalls of the insulating layer so that the insulating spacers, the capping layer, and the substrate enclose the insulating layer.
    Type: Grant
    Filed: December 7, 2001
    Date of Patent: November 27, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hong-sik Jeong, Soo-ho Shin, Won-suk Yang, Ki-nam Kim
  • Publication number: 20070268749
    Abstract: A method of operating a non-volatile memory device is disclosed. The memory cell includes a channel region separating a source region and a drain region, a tunnel insulating layer, a charge storage layer, and a gate electrode formed over the channel region. The method includes applying a negative voltage to the gate electrode and applying a positive voltage to at least one of the source and drain regions to inject holes into the tunnel insulating layer and thereby remove electrons trapped in the tunnel insulating layer.
    Type: Application
    Filed: May 22, 2007
    Publication date: November 22, 2007
    Inventors: Dae-Mann Kim, Wook-Hyun Kwon, Ki-Nam Kim, Chan-Kwang Park, Sang-Pil Sim
  • Patent number: 7285810
    Abstract: A ferroelectric memory device includes a microelectronic substrate and a plurality of ferroelectric capacitors on the substrate, arranged as a plurality of rows and columns in respective row and column directions. A plurality of parallel plate lines overlie the ferroelectric capacitors and extend along the row direction, wherein a plate line contacts ferroelectric capacitors in at least two adjacent rows. The plurality of plate lines may include a plurality of local plate lines, and the ferroelectric memory device may further include an insulating layer disposed on the local plate lines and a plurality of main plate lines disposed on the insulating layer and contacting the local plate lines through openings in the insulating layer. In some embodiments, ferroelectric capacitors in adjacent rows share a common upper electrode, and respective ones of the local plate lines are disposed on respective ones of the common upper electrodes.
    Type: Grant
    Filed: September 23, 2004
    Date of Patent: October 23, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Ho Kim, Dong-Jin Jung, Ki-Nam Kim, Sang-Don Nam, Kyu-Mann Lee
  • Publication number: 20070189056
    Abstract: A stacked ferroelectric memory device has selection transistors including a first gate structure, a first impurity region, a second impurity region, a first insulating interlayer covering the selection transistors, bit line structures electrically connected to the first impurity regions, a second insulating interlayer covering the bit line structures, doped single crystalline silicon plugs formed through the first and the second insulating interlayers, each of which contacts the second impurity region and has a height greater than that of the bit line structures, active patterns disposed on the plugs and the second insulating interlayer, each of which contacts the plugs, and ferroelectric transistors disposed on the active patterns, each of which has a second gate structure including a ferroelectric layer pattern and a conductive pattern, a third impurity region and a fourth impurity region. The ferroelectric memory device performs a random access operation and has a high degree of integration.
    Type: Application
    Filed: February 14, 2007
    Publication date: August 16, 2007
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Heung-Jin Joo, Byung-Gil Jeon, Byoung-Jae Bae, Ki-Nam Kim
  • Publication number: 20070176214
    Abstract: Semiconductor devices including a plurality of semiconductor layers. A plurality of transistors are on each of the semiconductor layers. The transistors include gate lines and have source regions and drain regions formed between the gate lines in the respective semiconductor layer including the transistors. The semiconductor devices further include a plurality of local source line structures. Each of the local source line structures is positioned on a corresponding one of the semiconductor layers and connects a plurality of the source regions formed on the corresponding one of the semiconductor layers. Methods of forming the semiconductor devices are also provided.
    Type: Application
    Filed: November 30, 2006
    Publication date: August 2, 2007
    Inventors: Wook-Hyun Kwon, Ki-Nam Kim, Chan-Kwang Park, Soon-Moon Jung, Sang-Pil Sim
  • Patent number: 7250335
    Abstract: An integrated circuit device, e.g., a memory device, includes a substrate, and a plurality of rows of active regions in the substrate, the active regions arranged in a staggered pattern such that active regions of a first row are aligned with portions of an isolation region separating active regions of an adjacent second row. Source and drain regions are in the active regions and are arranged such that each active region comprises a drain region disposed between two source regions. A plurality of word line structures are on the substrate, arranged transverse to the rows of active regions such that that word line structures cross the active regions between the source regions and the drain regions. Respective rows of conductive pads are disposed between respective adjacent word lines structures, including first conductive pads on the source regions, second conductive pads on the drain regions, and third conductive on isolation regions separating active regions.
    Type: Grant
    Filed: August 11, 2005
    Date of Patent: July 31, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-suk Yang, Ki-nam Kim
  • Publication number: 20070165455
    Abstract: A NAND-type nonvolatile memory device includes a semiconductor substrate and a first ground selection line and a first string selection line disposed on the substrate in parallel to each other. A plurality of parallel first word lines are interposed on the substrate between the first ground selection line and the first string selection line. A first impurity-doped region is formed in the semiconductor substrate adjacent to the first word lines, the first ground selection line, and the first string selection line. A first interlayer dielectric layer is disposed on the first ground selection line, the first string selection line, the plurality of first word lines, and the semiconductor substrate. An epitaxial contact plug contacts the semiconductor substrate through the first interlayer dielectric layer. A single crystalline semiconductor layer is disposed on the first interlayer dielectric layer that contacts the epitaxial contact plug.
    Type: Application
    Filed: December 12, 2006
    Publication date: July 19, 2007
    Inventors: Jae-Kwan Park, Ki-Nam Kim, Soon-Moon Jung
  • Patent number: 7208367
    Abstract: A ferroelectric memory device includes a microelectronic substrate and a plurality of ferroelectric capacitors on the substrate, arranged as a plurality of rows and columns in respective row and column directions. A plurality of parallel plate lines overlie the ferroelectric capacitors and extend along the row direction, wherein a plate line contacts ferroelectric capacitors in at least two adjacent rows. The plurality of plate lines may include a plurality of local plate lines, and the ferroelectric memory device may further include an insulating layer disposed on the local plate lines and a plurality of main plate lines disposed on the insulating layer and contacting the local plate lines through openings in the insulating layer. In some embodiments, ferroelectric capacitors in adjacent rows share a common upper electrode, and respective ones of the local plate lines are disposed on respective ones of the common upper electrodes.
    Type: Grant
    Filed: January 4, 2005
    Date of Patent: April 24, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Ho Kim, Dong-Jin Jung, Ki-Nam Kim, Sang-Don Nam, Kyu-Mann Lee
  • Patent number: 7164598
    Abstract: Methods are provided for operating a magnetic random access memory device including a memory cell having a magnetic tunnel junction structure on a substrate. In particular, a writing current pulse may be provided through the magnetic tunnel junction structure, and a writing magnetic field pulse may be provided through the magnetic tunnel junction structure. In addition, at least a portion of the writing magnetic field pulse may be overlapping in time with respect to at least a portion of the writing current pulse, and at least a portion of the writing current pulse and/or at least a portion of the writing magnetic field pulse may be non-overlapping in time with respect to the other. Related devices are also discussed.
    Type: Grant
    Filed: August 11, 2005
    Date of Patent: January 16, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-Cheol Jeong, Ki-Nam Kim, Hong-Sik Jeong, Gi-Tae Jeong, Jae-Hyun Park
  • Patent number: 7164204
    Abstract: An integrated circuit device structure which avoids misalignment when a contact hole is formed to expose a contact pad and a method of fabricating the same, are provided. The integrated circuit device includes a semiconductor substrate having a conductive region and an insulating region, a contact pad on the conductive region of the semiconductor substrate, an auxiliary pad adjacent to the contact pad, and an interlevel insulating layer on the semiconductor substrate and having a contact hole for exposing both the contact pad and the auxiliary pad.
    Type: Grant
    Filed: February 3, 2004
    Date of Patent: January 16, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-suk Yang, Ki-nam Kim
  • Publication number: 20070007580
    Abstract: Non-volatile memory devices include a floating gate having a lower portion and a pair of walls extending upward from opposite edges of the lower portion to define a void. An overlap area between adjacent floating gates is decreased by a side area of the void defined by the lower portion and the walls, so that a parasitic electrostatic capacitance can be reduced.
    Type: Application
    Filed: July 5, 2006
    Publication date: January 11, 2007
    Inventors: Jai-Hyuk Song, Jeong-Hyuk Choi, Ki-Nam Kim, Jong-Kwang Lim
  • Publication number: 20060256607
    Abstract: Ferroelectric memory devices include a ferroelectric memory cell. The ferroelectric memory cell has at least one bit line and a plate line. A control circuit drives the at least one bit line with write data substantially concurrently with activation of the plate line during a write operation. The memory devices may also include a sense amplifier coupled to the ferroelectric memory cell and the control circuit may be further configured to deactivate the plate line substantially concurrently with activation of the sense amplifier during a read operation.
    Type: Application
    Filed: July 24, 2006
    Publication date: November 16, 2006
    Inventors: Byung-Gil Jeon, Ki-nam Kim
  • Publication number: 20060244361
    Abstract: A vertical type nanotube semiconductor device including a nanotube bit line, disposed on a substrate and in parallel with the substrate and composed of a nanotube with a conductive property, and a nanotube pole connected to the bit line vertically to the substrate and provides a channel through which carriers migrate. By manufacturing the semiconductor device using the bit line composed of the nanotube, cutoff of an electrical connection of the bit line is prevented and an integration density of the semiconductor device can be improved.
    Type: Application
    Filed: January 5, 2006
    Publication date: November 2, 2006
    Inventors: Ki-Nam Kim, Yun-Gi Kim
  • Patent number: 7106617
    Abstract: Ferroelectric memory devices include a ferroelectric memory cell. The ferroelectric memory cell has at least one bit line and a plate line. A control circuit drives the at least one bit line with write data substantially concurrently with activation of the plate line during a write operation. The memory devices may also include a sense amplifier coupled to the ferroelectric memory cell and the control circuit may be further configured to deactivate the plate line substantially concurrently with activation of the sense amplifier during a read operation.
    Type: Grant
    Filed: January 5, 2005
    Date of Patent: September 12, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Gil Jeon, Ki-nam Kim
  • Publication number: 20060160295
    Abstract: A semiconductor device and a method for fabricating the same are provided. The provided semiconductor device includes a field oxide layer formed in a semiconductor substrate to define an active region; gate structures formed on the active region; source/drain junctions formed on either side of the gate structures on the semiconductor substrate; a channel silicon layer arranged under the gate insulating layer to operate as a channel for connecting sources and drains; and buried junction isolation insulating layers under the channel silicon layer. The buried junction isolation insulating layers isolate source/drain junction regions of a MOS transistor, so that a short circuit in a bulk region under the channel of a transistor due to the high-integration of the device can be prevented.
    Type: Application
    Filed: March 7, 2006
    Publication date: July 20, 2006
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Ji-young Kim, Ki-nam Kim
  • Publication number: 20060160252
    Abstract: Pursuant to embodiments of the present invention, ferroelectric memory devices are provided which comprise a transistor that is provided on an active region in a semiconductor substrate, and a capacitor that has a bottom electrode, a capacitor-ferroelectric layer and a top electrode. These devices may further include at least one planarizing layer that is adjacent to the side surfaces of the bottom electrode such that the top surface of the planarizing layer(s) and the top surface of the bottom electrode form a planar surface. The capacitor-ferroelectric may be formed on this planar surface. The device may also include a plug that electrically connects the bottom electrode to a source-drain region of the transistor. The ferroelectric memory devices according to embodiments of the present invention may reduce ferroelectric degradation of the capacitor.
    Type: Application
    Filed: March 20, 2006
    Publication date: July 20, 2006
    Inventors: Yoon-Jong Song, Nak-Won Jang, Ki-Nam Kim
  • Publication number: 20060124988
    Abstract: A semiconductor memory device is fabricated by forming an active region protruding from a semiconductor substrate, forming an isolation layer on the substrate adjacent opposing sidewalls of the active region, and forming a floating gate electrode on a surface of the active region between the opposing sidewalls thereof. The floating gate electrode is formed to extend beyond edges of the surface of the active region onto the isolation layer. A surface of the floating gate electrode adjacent the active region defines a plane, and the isolation layer is confined between the plane and the substrate. A control gate electrode is formed on a surface of the floating gate electrode opposite the active region. The control gate electrode may be formed to extend along sidewalls of the floating gate electrode towards the substrate beyond the plane defined by the surface of the floating gate electrode adjacent the active region. Related devices are also discussed.
    Type: Application
    Filed: November 30, 2005
    Publication date: June 15, 2006
    Inventors: Sung-Hoi Hur, Jung-Dal Choi, Kyeong-Tae Kim, Jong-Ho Park, Jae-Duk Lee, Ki-Nam Kim
  • Patent number: 7057238
    Abstract: A semiconductor device and a method for fabricating the same are provided. The provided semiconductor device includes a field oxide layer formed in a semiconductor substrate to define an active region; gate structures formed on the active region; source/drain junctions formed on either side of the gate structures on the semiconductor substrate; a channel silicon layer arranged under the gate insulating layer to operate as a channel for connecting sources and drains; and buried junction isolation insulating layers under the channel silicon layer. The buried junction isolation insulating layers isolate source/drain junction regions of a MOS transistor, so that a short circuit in a bulk region under the channel of a transistor due to the high-integration of the device can be prevented.
    Type: Grant
    Filed: May 30, 2003
    Date of Patent: June 6, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-young Kim, Ki-nam Kim
  • Patent number: 7052951
    Abstract: Ferroelectric memory devices and methods for fabricating such devices are provided. The ferroelectric memory device may comprise one or more interlayer dielectric layers on a semiconductor substrate, an oxygen-diffusion barrier pattern on the interlayer dielectric layer(s), and an upper insulating layer that is on the interlayer dielectric layer(s) that at least partially surrounds the oxygen-diffusion barrier pattern. These devices further include a capacitor that has a bottom electrode that is on the oxygen-diffusion barrier layer and on at least a portion of the upper insulating layer, a ferroelectric layer that is on the bottom electrode, and a top electrode that is on the ferroelectric layer. In some embodiments of the present invention, the top surface of the upper insulating layer is higher than the top surface of the oxygen-diffusion barrier pattern.
    Type: Grant
    Filed: February 11, 2004
    Date of Patent: May 30, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Heung-Jin Joo, Ki-Nam Kim