Patents by Inventor Kuo-Ching Huang

Kuo-Ching Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170092748
    Abstract: Some aspects of this disclosure relate to a memory device. The memory device includes a collector region having a first conductivity type and which is coupled to a source line of the memory device. A base region is formed over the collector region and has a second conductivity type. A gate structure is coupled to the base region and acts as a shared word line for first and second neighboring memory cells of the memory device. First and second emitter regions are formed over the base region and have the first conductivity type. The first and second emitter regions are arranged on opposite sides of the gate structure. First and second contacts extend upwardly from the first and second emitter regions, respectively, and couple the first and second emitter regions to first and second data storage elements, respectively, of the first and second neighboring memory cells, respectively.
    Type: Application
    Filed: December 7, 2016
    Publication date: March 30, 2017
    Inventors: Yu-Wei Ting, Chun-Yang Tsai, Kuo-Ching Huang
  • Publication number: 20170062525
    Abstract: Some embodiments of the present disclosure relate to an integrated chip having a vertical transistor device. The integrated chip may have a semiconductor body with a trench extending along first sides of a source region, a channel region over the source region, and a drain region over the channel region. A gate electrode is arranged along a first sidewall of the trench, and a metal contact is arranged on the drain region. An isolation dielectric material is disposed within the trench. The isolation dielectric material is vertically over a top surface of the gate electrode and is laterally adjacent to the gate electrode.
    Type: Application
    Filed: November 9, 2016
    Publication date: March 2, 2017
    Inventors: Yu-Wei Ting, Chi-Wen Liu, Chun-Yang Tsai, Kuo-Ching Huang
  • Patent number: 9576656
    Abstract: A device and method for setting a resistive random access memory cell are provided. An exemplary method includes: providing a set current to a bit line of the RRAM cell by a current source. An exemplary device includes: a first RRAM cell and a current source. The first RRAM cell is connected to a first word line. The current source selectively connected to the first bit line. The current source selectively provides a current to the first bit line of the first RRAM cell to set the first RRAM cell.
    Type: Grant
    Filed: October 23, 2013
    Date of Patent: February 21, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang
  • Patent number: 9576651
    Abstract: According to one embodiment, a method of RRAM operations is provided. The method includes the following operations: providing a first voltage difference across a resistor of the RRAM during a read operation; and providing a second voltage difference across the resistor of the RRAM during a reset operation, wherein the first voltage difference has the same polarity as the second voltage difference.
    Type: Grant
    Filed: January 21, 2015
    Date of Patent: February 21, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang, Chia-Fu Lee
  • Publication number: 20170033161
    Abstract: Some embodiments relate to an integrated circuit device including an array of memory cells disposed over a semiconductor substrate. An array of first metal lines are disposed at a first height over the substrate and are connected to the memory cells of the array. Each of the first metal lines has a first cross-sectional area. An array of second metal lines are disposed at a second height over the substrate and are connected to the memory cells of the array. Each of the second metal lines has a second cross-sectional area which is greater than the first cross-sectional area.
    Type: Application
    Filed: October 13, 2016
    Publication date: February 2, 2017
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang
  • Patent number: 9543404
    Abstract: Some aspects of this disclosure relate to a memory device. The memory device includes a collector region having a first conductivity type and which is coupled to a source line of the memory device. A base region is formed over the collector region and has a second conductivity type. A gate structure is coupled to the base region and acts as a shared word line for first and second neighboring memory cells of the memory device. First and second emitter regions are formed over the base region and have the first conductivity type. The first and second emitter regions are arranged on opposite sides of the gate structure. First and second contacts extend upwardly from the first and second emitter regions, respectively, and couple the first and second emitter regions to first and second data storage elements, respectively, of the first and second neighboring memory cells, respectively.
    Type: Grant
    Filed: August 14, 2015
    Date of Patent: January 10, 2017
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Yu-Wei Ting, Chun-Yang Tsai, Kuo-Ching Huang
  • Patent number: 9530462
    Abstract: A memory cell with a decoupled read/write path, the memory cell includes a switch comprising a gate, a first terminal and a second terminal, a resistive switching device connected to the gate of the switch, and a conductive path between the gate of the switch and the second terminal.
    Type: Grant
    Filed: January 9, 2015
    Date of Patent: December 27, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd
    Inventors: Yu-Wei Ting, Kuo-Ching Huang, Chun-Yang Tsai
  • Patent number: 9520446
    Abstract: Some embodiments of the present disclosure relate to a memory array comprising memory cells having vertical gate-all-around (GAA) selection transistors. In some embodiments, the memory array has a source region disposed within an upper surface of a semiconductor body, and a semiconductor pillar of semiconductor material extending outward from the upper surface of the semiconductor body and having a channel region and an overlying drain region. A gate region vertically overlies the source region at a position laterally separated from sidewalls of the channel region by a gate dielectric layer. A first metal contact couples the drain region to a data storage element that stores data. The vertical GAA selection transistors provide for good performance, while decreasing the size of the selection transistor relative to a planar MOSFET, so that the selection transistors do not negatively impact the size of the memory array.
    Type: Grant
    Filed: August 4, 2014
    Date of Patent: December 13, 2016
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Yu-Wei Ting, Chi-Wen Liu, Chun-Yang Tsai, Kuo-Ching Huang
  • Patent number: 9472596
    Abstract: Some embodiments relate to an integrated circuit device including an array of memory cells disposed over a semiconductor substrate. An array of first metal lines are disposed at a first height over the substrate and are connected to the memory cells of the array. Each of the first metal lines has a first cross-sectional area. An array of second metal lines are disposed at a second height over the substrate and are connected to the memory cells of the array. Each of the second metal lines has a second cross-sectional area which is greater than the first cross-sectional area.
    Type: Grant
    Filed: December 14, 2015
    Date of Patent: October 18, 2016
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang
  • Publication number: 20160211016
    Abstract: According to one embodiment, a method of RRAM operations is provided. The method includes the following operations: providing a first voltage difference across a resistor of the RRAM during a read operation; and providing a second voltage difference across the resistor of the RRAM during a reset operation, wherein the first voltage difference has the same polarity as the second voltage difference.
    Type: Application
    Filed: January 21, 2015
    Publication date: July 21, 2016
    Inventors: CHUN-YANG TSAI, YU-WEI TING, KUO-CHING HUANG, CHIA-FU LEE
  • Publication number: 20160196875
    Abstract: A device includes a first word line, a resistive random access memory (RRAM) cell, a second word line, and a charge pump circuit. The RRAM cell is coupled to the first word line and is not formed. The charge pump circuit is coupled to the second word line and is configured to provide a negative voltage. Methods of forming the device are also disclosed.
    Type: Application
    Filed: March 11, 2016
    Publication date: July 7, 2016
    Inventors: CHIH-YANG CHANG, WEN-TING CHU, YU-WEI TING, CHUN-YANG TSAI, KUO-CHING HUANG
  • Patent number: 9361980
    Abstract: According to another embodiment, a method of reset operation for a resistive random access memory (RRAM) array, having a first RRAM connected to a first word line and a second RRAM connected to a second word line, is provided. A first electrical resistance between the first word line and a word line voltage source is lower than a second electrical resistance between the second word line and the word line voltage source. The method includes: providing a first voltage by using the word line voltage source for resetting the first RRAM; and providing a second voltage by using the word line voltage source for resetting the second RRAM, wherein the first voltage for resetting the first RRAM is lower than the second voltage for resetting the second RRAM.
    Type: Grant
    Filed: February 12, 2015
    Date of Patent: June 7, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Chun-Yang Tsai, Hon-Jarn Lin, Kuo-Ching Huang, Yu-Wei Ting
  • Patent number: 9343151
    Abstract: According to another embodiment, a method of a reset operation for a RRAM is provided. The method includes the following operations: providing a first voltage to the dielectric side electrode of the resistor; and providing a second voltage to a gate of the transistor, wherein the first voltage in a second loop is lower than that in a first loop, and the second voltage in the second loop is higher than that in the first loop.
    Type: Grant
    Filed: January 9, 2015
    Date of Patent: May 17, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang
  • Publication number: 20160099291
    Abstract: Some embodiments relate to an integrated circuit device including an array of memory cells disposed over a semiconductor substrate. An array of first metal lines are disposed at a first height over the substrate and are connected to the memory cells of the array. Each of the first metal lines has a first cross-sectional area. An array of second metal lines are disposed at a second height over the substrate and are connected to the memory cells of the array. Each of the second metal lines has a second cross-sectional area which is greater than the first cross-sectional area.
    Type: Application
    Filed: December 14, 2015
    Publication date: April 7, 2016
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang
  • Patent number: 9286973
    Abstract: A device and method for forming resistive random access memory cell are provided. The method includes: providing a first voltage to a first word line connected to a first RRAM cell to form the first RRAM cell; and providing a negative voltage to a second word line connected to a second RRAM cell that shares a first source line and a first bit line with the first RRAM cell. An exemplary device includes: a first RRAM cell, a second RRAM cell, a first voltage source and a charge pump circuit. The first RRAM cell is connected to a first word line. The second RRAM cell is connected to a second word line. The first voltage source provides a first voltage to the first word line to form the first RRAM cell. The charge pump circuit provides a negative voltage to the second word line.
    Type: Grant
    Filed: September 24, 2013
    Date of Patent: March 15, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Chih-Yang Chang, Wen-Ting Chu, Yu-Wei Ting, Chun-Yang Tsai, Kuo-Ching Huang
  • Patent number: 9286979
    Abstract: The present disclosure provides a resistive random access memory (RRAM) structure. The RRAM structure includes a bottom electrode on a substrate; a resistive material layer on the bottom electrode, the resistive material layer having filament features with a filament ratio greater than about 0.5; and a top electrode on the resistive material layer.
    Type: Grant
    Filed: April 28, 2015
    Date of Patent: March 15, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang
  • Publication number: 20160055115
    Abstract: A data storage device carrier system includes a carrier configured to support one or more data storage devices, a backplane, including one or more coupling connector devices configured to electrically couple with a motherboard, and an interposer board operable to couple a plurality of the data storage devices supported by the carrier with the backplane. In an embodiment, the one or more coupling connector devices are operable to transfer communication signals and electrical power. The interposer board is operable to provide the electrical power from a single port on the backplane to each of the plurality of the data storage devices. The interposer board is also operable to pass communication signals between a primary port on the backplane to a first one of the plurality of the data storage devices, and to pass communication signals between a secondary port on the backplane to a second one of the plurality of the data storage devices.
    Type: Application
    Filed: October 30, 2015
    Publication date: February 25, 2016
    Inventors: Chi-Chang Fu, Kuo Ching Huang, Feng-Cheng Su, Jason Alan Yelinek
  • Patent number: 9230647
    Abstract: An integrated circuit device includes an array of RRAM cells, an array of bit lines for the array of RRAM cells, and an array of source lines for the array of RRAM cells. Both the source lines and the bit lines are in metal interconnect layers above the RRAM cells. The source line are thereby provided with a higher than conventional wire size, which increases the reset speed by approximately one order of magnitude. The lifetime of the RRAM transistors and the durability of the RRAM device are consequentially improved to a similar degree.
    Type: Grant
    Filed: January 10, 2014
    Date of Patent: January 5, 2016
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chun-Yang Tsai, Yu-Wei Ting, Kuo-Ching Huang
  • Publication number: 20150349086
    Abstract: Some aspects of this disclosure relate to a memory device. The memory device includes a collector region having a first conductivity type and which is coupled to a source line of the memory device. A base region is formed over the collector region and has a second conductivity type. A gate structure is coupled to the base region and acts as a shared word line for first and second neighboring memory cells of the memory device. First and second emitter regions are formed over the base region and have the first conductivity type. The first and second emitter regions are arranged on opposite sides of the gate structure. First and second contacts extend upwardly from the first and second emitter regions, respectively, and couple the first and second emitter regions to first and second data storage elements, respectively, of the first and second neighboring memory cells, respectively.
    Type: Application
    Filed: August 14, 2015
    Publication date: December 3, 2015
    Inventors: Yu-Wei Ting, Chun-Yang Tsai, Kuo-Ching Huang
  • Publication number: 20150318292
    Abstract: The present disclosure describes a method of forming a memory device. The method includes receiving a wafer substrate, forming a poly stack pattern on the wafer substrate, performing an ion implantation process to form a source and a drain in the wafer substrate, forming a memory gate and a control gate in the defined poly stack pattern, and forming a control gate in the control poly stack pattern. Forming the memory gate further includes performing a memory gate recess to bury the memory gate in an oxide layer.
    Type: Application
    Filed: July 14, 2015
    Publication date: November 5, 2015
    Inventors: Yu-Wei Ting, Kuo-Ching Huang, Chih-Yang Pai