Patents by Inventor Leung Yu
Leung Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20120207345Abstract: A system and method for receiving input from a user is provided. The system includes at least one camera configured to receive an image of a hand of the user and a controller configured to analyze the image and issue a command based on the analysis of the image.Type: ApplicationFiled: February 10, 2011Publication date: August 16, 2012Applicant: CONTINENTAL AUTOMOTIVE SYSTEMS, INC.Inventor: Leung Yu Tang
-
Publication number: 20120204054Abstract: An integrated circuit device includes a transmitter circuit operable to transmit a timing signal over a first wire to a DRAM. The DRAM receives a first signal having a balanced number of logical zero-to-one transitions and one-to-zero transitions and samples the first signal at a rising edge of the timing signal to produce a respective sampled value. The device further includes a receiver circuit to receive the respective sampled value from the DRAM over a plurality of wires separate from the first wire. In a first mode, the transmitter circuit repeatedly transmits incrementally offset versions of the timing signal to the DRAM until sampled values received from the DRAM change from a logical zero to a logical one or vice versa; and in a second mode, it transmits write data over the plurality of wires to the DRAM according to a write timing offset generated based on the sampled values.Type: ApplicationFiled: April 13, 2012Publication date: August 9, 2012Inventors: Jared LeVan Zerbe, Kevin S. Donnelly, Stefanos Sidiropoulos, Donald C. Stark, Mark A. Horowitz, Leung Yu, Roxanne Vu, Jun Kim, Bruno W. Garlepp, Tsyr-Chyang Ho, Benedict Chung-Kwong Lau
-
Patent number: 8170067Abstract: A system includes a first integrated circuit device and a second integrated circuit device. The first device transmits a data sequence to the second integrated circuit device, and the second device samples the data sequence to produce receiver data. The second device then transmits the receiver data back to the first device. Within the first integrated circuit device, a comparison between the data sequence and the receiver data is performed, and based on the comparison, the first device generates information representative of a calibrated timing offset. The first device uses the information representative of the calibrated timing offset to adjust timing associated with transferring write data from the first integrated circuit to the second integrated circuit.Type: GrantFiled: April 27, 2009Date of Patent: May 1, 2012Assignee: Rambus Inc.Inventors: Jared LeVan Zerbe, Kevin S. Donnelly, Stefanos Sidiropoulos, Donald C. Stark, Mark A. Horowitz, Leung Yu, Roxanne Vu, Jun Kim, Bruno W. Garlepp, Tsyr-Chyang Ho, Benedict Chung-Kwong Lau
-
Patent number: 7932755Abstract: A circuit and method for synchronized clocking of components such as registers. Registers are clocked by individual component clock signals having the same frequency but potentially different phases due to differing propagation delays. Separate component clock signals are received by registers are brought into phase by evaluating the phases of the component clock signals at the registers, and synchronizing the component clock signal of each register to that of the previous register in a sequence.Type: GrantFiled: January 5, 2007Date of Patent: April 26, 2011Assignee: Rambus Inc.Inventors: Huy M. Nguyen, Benedict C. Lau, Leung Yu, Jade M. Kizer
-
Publication number: 20090327789Abstract: A system includes a first integrated circuit device and a second integrated circuit device. The first device transmits a data sequence to the second integrated circuit device, and the second device samples the data sequence to produce receiver data. The second device then transmits the receiver data back to the first device. Within the first integrated circuit device, a comparison between the data sequence and the receiver data is performed, and based on the comparison, the first device generates information representative of a calibrated timing offset. The first device uses the information representative of the calibrated timing offset to adjust timing associated with transferring write data from the first integrated circuit to the second integrated circuit.Type: ApplicationFiled: April 27, 2009Publication date: December 31, 2009Inventors: Jared LeVan Zerbe, Kevin S. Donnelly, Stefanos Sidiropoulos, Donald C. Stark, Mark A. Horowitz, Leung Yu, Roxanne Vu, Jun Kim, Bruno W. Garlepp, Tsyr-Chyang Ho, Benedict Chung-Kwong Lau
-
Patent number: 7535933Abstract: A system includes a first integrated circuit device and a second integrated circuit device. The first device transmits a data sequence to the second integrated circuit device, and the second device samples the data sequence to produce receiver data. The second device then transmits the receiver data back to the first device. Within the first integrated circuit device, a comparison between the data sequence and the receiver data is performed, and based on the comparison, the first device generates information representative of a calibrated timing offset. The first device uses the information representative of the calibrated timing offset to adjust timing associated with transferring write data from the first integrated circuit to the second integrated circuit.Type: GrantFiled: January 5, 2006Date of Patent: May 19, 2009Assignee: Rambus Inc.Inventors: Jared LeVan Zerbe, Kevin S. Donnelly, Stefanos Sidiropoulos, Donald C. Stark, Mark A. Horowitz, Leung Yu, Roxanne Vu, Jun Kim, Bruno W. Garlepp, Tsyr-Chyang Ho, Benedict Chung-Kwong Lau
-
Patent number: 7308065Abstract: A receiver adapted to be coupled to a data bus and configured to receive data in accordance with a receive clock includes first and second delay-locked loops. The first delay-locked loop is configured to generate a plurality of phase vectors from a first reference clock, and the second delay-locked loop is coupled to the first delay-locked loop and configured to generate the receive clock from at least one phase vector selected from the plurality of phase vectors and a second reference clock.Type: GrantFiled: April 18, 2006Date of Patent: December 11, 2007Assignee: Rambus Inc.Inventors: Kevin S. Donnelly, Pak Shing Chau, Mark A. Horowitz, Thomas H. Lee, Mark G. Johnson, Benedict C. Lau, Leung Yu, Bruno W. Garlepp, Yiu-Fai Chan, Jun Kim, Chanh Vi Tran, Donald C. Stark, Nhat M. Nguyen
-
Patent number: 7307461Abstract: A system and method for configuring a receiver such that the duty cycle of the receiver clock accurately matches the duty cycle of the data signal received. This adaptive system and method calibrates a receiver's duty cycle to optimize the receiver timing margin for different data signal types and different slave devices. In one embodiment, a duty cycle correction circuit matches the receiver clock to a predetermined duty cycle. The receiver clock is then configured to have a duty cycle skewed from the predetermined duty cycle based on the specific data signal received. In a receiver system utilizing a clock tree, individual branches of the clock tree are configured to have respective duty cycles skewed to match the duty cycle of a data signal received from a specific transmitting device.Type: GrantFiled: September 12, 2003Date of Patent: December 11, 2007Assignee: Rambus Inc.Inventors: Huy Nguyen, Roxanne Vu, Leung Yu, Benedict Lau
-
Patent number: 7264197Abstract: A paper towel holder comprising a base and a mandrel extending upwardly from the base, the base including a suction cup arranged to engage a support surface in use, an actuator mechanism adapted to raise or lower the centre of the suction cup to create or release a movement resisting suction between the cup and a support surface, the mechanism comprising an elongate member connected to the cup and extending axially of the mandrel, an actuator including a hand grip mounted for rotational movement at the top of the mandrel, one or more radially extending projections at the top of the elongate member, the actuator including a collar comprising one or more of cam surfaces, the or each cam surface being arranged to engage the or each projection to raise or lower the said projection as the actuator is rotated, a sleeve including one or more of vertical guide channels, each channel being adapted to receive a projection to prevent rotation of the projection during use.Type: GrantFiled: December 21, 2006Date of Patent: September 4, 2007Assignee: Ko Fung Products Industrial LimitedInventor: Kwok Leung Yu
-
Publication number: 20070124636Abstract: A circuit and method for synchronized clocking of components such as registers. Registers are clocked by individual component clock signals having the same frequency but potentially different phases due to differing propagation delays. Separate component clock signals are received by registers are brought into phase by evaluating the phases of the component clock signals at the registers, and synchronizing the component clock signal of each register to that of the previous register in a sequence.Type: ApplicationFiled: January 5, 2007Publication date: May 31, 2007Applicant: RAMBUS INC.Inventors: Huy Nguyen, Benedict Lau, Leung Yu, Jade Kizer
-
Patent number: 7199605Abstract: An apparatus is described having a feedback loop. The feedback loop has an output that approaches a steady state as a data line voltage approaches a reference voltage. The apparatus also includes a driving transistor that drives the data line. The driving transistor has an output impedance that is controlled by the feedback loop output, the feedback loop output keeps the driving transistor output impedance within a high output impedance region when the feedback loop output reaches the steady state.Type: GrantFiled: June 1, 2005Date of Patent: April 3, 2007Assignee: Rambus Inc.Inventors: Leung Yu, Roxanne T. Vu, Benedict C. Lau, Huy M. Nguyen, James A. Gasbarro
-
Patent number: 7161400Abstract: A circuit and method for synchronized clocking of components such as registers. Registers are clocked by individual component clock signals having the same frequency but potentially different phases due to differing propagation delays. Separate component clock signals are received by registers are brought into phase by evaluating the phases of the component clock signals at the registers, and synchronizing the component clock signal of each register to that of the previous register in a sequence.Type: GrantFiled: October 13, 2004Date of Patent: January 9, 2007Assignee: Rambus Inc.Inventors: Huy M. Nguyen, Benedict C. Lau, Leung Yu, Jade M. Kizer
-
Patent number: 7135903Abstract: A phase-jumping locked loop circuit. The locked loop circuit includes a plurality of differential amplifiers and a biasing circuit switchably coupled to each of the differential amplifiers. Each of the differential amplifiers has inputs to receive a respective pair of clock signals and outputs coupled to a common pair of output signal lines. The biasing circuit comprising a first plurality of biasing transistors coupled in parallel with one another and in series with a first set of the differential amplifiers, and a second plurality of biasing transistors coupled in parallel with one another and in series with a second set of the differential amplifiers.Type: GrantFiled: February 25, 2003Date of Patent: November 14, 2006Assignee: Rambus Inc.Inventors: Jade M. Kizer, Benedict C. Lau, Roxanne T. Vu, Huy M. Nguyen, Leung Yu, Adam Chuen-Huei Chou
-
Publication number: 20060188051Abstract: A receiver adapted to be coupled to a data bus and configured to receive data in accordance with a receive clock includes first and second delay-locked loops. The first delay-locked loop is configured to generate a plurality of phase vectors from a first reference clock, and the second delay-locked loop is coupled to the first delay-locked loop and configured to generate the receive clock from at least one phase vector selected from the plurality of phase vectors and a second reference clock.Type: ApplicationFiled: April 18, 2006Publication date: August 24, 2006Inventors: Kevin Donnelly, Pak Chau, Mark Horowitz, Thomas Lee, Mark Johnson, Benedict Lau, Leung Yu, Bruno Garlepp, Yiu-Fai Chan, Jun Kim, Chanh Tran, Donald Stark, Nhat Nguyen
-
Patent number: D545599Type: GrantFiled: July 7, 2006Date of Patent: July 3, 2007Assignee: Ko Fung Products Industrial LimitedInventor: Kwok Leung Yu
-
Patent number: D546651Type: GrantFiled: December 17, 2004Date of Patent: July 17, 2007Assignee: Ko Fung Products Industrial LimitedInventor: Kwok Leung Yu
-
Patent number: D577527Type: GrantFiled: March 10, 2008Date of Patent: September 30, 2008Assignee: Ko Fung Products Industrial LimitedInventor: Kwok Leung Yu
-
Patent number: D604575Type: GrantFiled: March 10, 2008Date of Patent: November 24, 2009Assignee: Ko Fung Products Industrial LimitedInventor: Kwok Leung Yu
-
Patent number: D605916Type: GrantFiled: March 12, 2009Date of Patent: December 15, 2009Assignee: Ko Fung Products Industrial LimitedInventor: Kwok Leung Yu
-
Patent number: D606824Type: GrantFiled: March 12, 2009Date of Patent: December 29, 2009Assignee: Ko Fung Products Industrial LimitedInventor: Kwok Leung Yu