Patents by Inventor Li Kao
Li Kao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250251313Abstract: A system for detecting an abnormal feature of a rotating machine and a method thereof are provided. The system includes: a sensing module configured for obtaining vibration data of an accessory of a rotating machine; a data processing module configured for processing the vibration data to generate a plurality of vibration timing data; a conversion module configured for converting each of the plurality of vibration timing data into a plurality of conversion data; and an abnormal feature detection module configured for comparing a feature value distribution in the plurality of conversion data to define the accessory corresponding to the conversion data in which the feature value distribution changes as abnormal.Type: ApplicationFiled: January 14, 2025Publication date: August 7, 2025Inventors: Hung-Yi LU, JR Wei TSAI, Yu-Li Kao
-
Patent number: 12368390Abstract: A power converter is provided. The power converter includes first to fourth switches electrically connected in series, a flying capacitor and a controller. Positive and negative terminals of the flying capacitor are electrically connected to the second and third switches respectively. The controller operates the first and fourth switches to perform a first complementary switching with a first dead time, and operates the second and third switches to perform a second complementary switching with a second dead time. The controller determines to regulate the first or second dead time by detecting a capacitor voltage of the flying capacitor, such that the capacitor voltage of the flying capacitor is maintained within a balance voltage range.Type: GrantFiled: August 10, 2023Date of Patent: July 22, 2025Assignee: Delta Electronics, Inc.Inventors: Hsin-Chih Chen, Li-Hung Wang, Chao-Li Kao, Yi-Ping Hsieh, Hung-Chieh Lin
-
Publication number: 20250226739Abstract: A circular current suppression method, a switch control device, and a power conversion system are disclosed, which convert a difference between a voltage converted from a common-mode current of several input currents of a power factor corrector and a bus-voltage difference into a reference current, convert a difference between a reference voltage and a total voltage into a total DC current, and add cosine even-numbered-harmonic components of the reference current based on the total DC current, a target current, and one of several input currents to calculate a compensation current that is converted into a voltage as one of at least one switching command output to the power factor corrector, thereby suppressing the circular current in a configuration of parallel power conversion modules.Type: ApplicationFiled: October 24, 2024Publication date: July 10, 2025Applicant: Delta Electronics, Inc.Inventors: Hsin Chih CHEN, Li Hung WANG, Yun Tsung LIU, Chao Li KAO
-
Publication number: 20250183104Abstract: The present disclosure provides a semiconductor package structure having a semiconductor die having an active surface, a conductive bump on the active surface, configured to electrically couple the semiconductor die to an external circuit, the conductive bump having a bump height, a dielectric encapsulating the semiconductor die and the conductive bump, and a plurality of fillers in the dielectric, each of the fillers comprising a diameter, wherein a maximum diameter of the fillers is smaller than the bump height.Type: ApplicationFiled: February 4, 2025Publication date: June 5, 2025Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Ya-Yu HSIEH, Chin-Li KAO, Chung-Hsuan TSAI, Chia-Pin CHEN
-
Publication number: 20250038078Abstract: A bonding structure and a package structure are provided. The bonding structure includes a first pad and a plurality of first wires. The first pad has a top surface including a first region and a second region, wherein the second region is closer to an edge of the top surface of the first pad than the first region is. The first wires are on the top surface of the first pad, wherein a number of the first wires on the first region is greater than a number of the first wires on the second region.Type: ApplicationFiled: July 28, 2023Publication date: January 30, 2025Applicant: Advanced Semiconductor Engineering, Inc.Inventors: An-Hsuan HSU, Chin-Li KAO
-
Publication number: 20250007389Abstract: A circulating current suppression method of a power system having a plurality of power modules is provided. Each power module includes a high-voltage bus, a low-voltage bus and a balance circuit having a neutral voltage. The circulating current suppression method includes: in each balance circuit, disposing a first capacitor electrically coupled between the high-voltage bus and the neutral voltage, and disposing a second capacitor electrically coupled between the neutral voltage and the low-voltage bus; acquiring a current effective value of an input of each power module; if detecting that the current effective value of at least one power module doesn't remain at a current reference value, determining that a circulating current occurs in the at least one power module; and operating the balance circuit of the at least one power module to charge the first capacitor or the second capacitor to regulate the neutral voltage for suppressing the circulating current.Type: ApplicationFiled: September 7, 2023Publication date: January 2, 2025Inventors: Hsin-Chih Chen, Li-Hung Wang, Chao-Li Kao, Yi-Ping Hsieh, Hung-Chieh Lin
-
Publication number: 20240413115Abstract: A package structure is provided. The package structure includes an electronic component, an encapsulant, a first conductive pillar, a first dielectric layer. The electronic component has an active surface. The encapsulant encapsulates the electronic component and exposes the active surface of the electronic component. The first conductive pillar is over the active surface of the electronic component, wherein an upper surface of the first conductive pillar includes a concave portion. The first dielectric layer is over the encapsulant and the active surface of the electronic component, wherein the first dielectric layer defines an opening exposing the concave portion of the first conductive pillar.Type: ApplicationFiled: June 7, 2023Publication date: December 12, 2024Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Yu-Ling YEH, Yuan-Feng CHIANG, Chung-Hung LAI, Chin-Li KAO
-
Publication number: 20240364203Abstract: A power converter is provided. The power converter includes first to fourth switches electrically connected in series, a flying capacitor and a controller. Positive and negative terminals of the flying capacitor are electrically connected to the second and third switches respectively. The controller operates the first and fourth switches to perform a first complementary switching with a first dead time, and operates the second and third switches to perform a second complementary switching with a second dead time. The controller determines to regulate the first or second dead time by detecting a capacitor voltage of the flying capacitor, such that the capacitor voltage of the flying capacitor is maintained within a balance voltage range.Type: ApplicationFiled: August 10, 2023Publication date: October 31, 2024Inventors: Hsin-Chih Chen, Li-Hung Wang, Chao-Li Kao, Yi-Ping Hsieh, Hung-Chieh Lin
-
Patent number: 12113044Abstract: A semiconductor device package and a fabrication method thereof are disclosed. The semiconductor package comprises: a package component having a first mounting surface and a second mounting surface; and a first electronic component having a first conductive pad signal communicatively mounted on the first mounting surface through a first type connector; wherein the first type connector comprises a first solder composition having a lower melting point layer sandwiched between a pair of higher melting point layers, wherein the lower melting point layer is composed of alloys capable of forming a room temperature eutectic.Type: GrantFiled: February 18, 2022Date of Patent: October 8, 2024Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Shan-Bo Wang, Chin-Li Kao, An-Hsuan Hsu
-
Publication number: 20240334586Abstract: A package structure is provided. The package structure includes an electronic component, a heat dissipating element, a thermal interfacing unit, and a confining structure. The electronic component has an upper surface. The heat dissipating element is over the upper surface of the electronic component. The thermal interfacing unit is between the upper surface of the electronic component and the heat dissipating element. The thermal interfacing unit includes a thermal interfacing material (TIM). The TIM is attached to the confining structure by capillary force.Type: ApplicationFiled: March 31, 2023Publication date: October 3, 2024Applicant: Advanced Semiconductor Engineering, Inc.Inventors: An-Hsuan HSU, Hung-Hsien HUANG, Chin-Li KAO
-
Publication number: 20240304450Abstract: An electronic package structure includes a first electronic component, a first thermal conductive structure and a second thermal conductive structure. The first thermal conductive structure is disposed over the first electronic component. The second thermal conductive structure is disposed between the first electronic component and the first thermal conductive structure. A first heat transfer rate of the second thermal conductive structure along a first direction from the first electronic component to the first thermal conductive structure is greater than a second heat transfer rate of the second thermal conductive structure along a second direction nonparallel with the first direction from the first electronic component to an element other than the first thermal conductive structure.Type: ApplicationFiled: March 7, 2023Publication date: September 12, 2024Applicant: Advanced Semiconductor Engineering, Inc.Inventors: An-Hsuan HSU, Chin-Li KAO
-
Patent number: 11986285Abstract: A disease diagnosing method and a disease diagnosing system are provided in the disclosure. The disease diagnosing method includes: obtaining continuous images of a body skin and generating a time domain signal according to an average pixel value of a region of interest in each frame of the continuous images; transforming the time domain signal to a frequency domain signal and combining the time domain signal and the frequency domain signal to a time frequency signal; retrieving multiple first features of a first high dimensional space of the time frequency signal to obtain multiple second features of a second high dimensional space; and use the second features as feature vectors to map to a high dimension feature space, and classifying the second features as one of the multiple categories of a disease corresponding to the region of interest in the body skin according to a hyperplane of the high dimension feature space.Type: GrantFiled: October 25, 2021Date of Patent: May 21, 2024Assignee: National Taiwan UniversityInventors: Hao-Ming Hsiao, Hsien-Li Kao, Mao-Shin Lin, Chung-Yuan Hsu
-
Patent number: 11971742Abstract: A display assembly including a stand, a mounting assembly and a display. The mounting assembly includes a fixed base, a first pivot, a pivotable base, a second pivot, a handle, a plurality of first engagement structures and a second engagement structure. The handle includes a handheld part and a mounting part. The mounting part is connected to the handheld part and pivotally connected to the pivotable base via the second pivot. The first engagement structures are disposed at one of the fixed base and the mounting part of the handle. The second engagement structure is disposed at another one of the fixed base and the mounting part of the handle. The display is fixed on the pivotable base. The first pivot is not coaxial with the second pivot so that the second engagement structure is configured to be engaged with any one of the first engagement structures.Type: GrantFiled: June 7, 2022Date of Patent: April 30, 2024Assignees: MICRO-STAR INT'L CO., LTD., MSI COMPUTER (SHENZHEN) CO., LTD.Inventors: Ping-Cheng Chou, Huang-Lei Sun, Chuan Li Kao
-
Publication number: 20240063159Abstract: A package structure is disclosed. The package structure includes a substrate including a conductive element and a plurality of wires having a surface area through which heat of the conductive element can be dissipated, lowering a bonding temperature of the conductive element. The package structure also includes a conductive layer disposed between the conductive element of the substrate and the plurality of wires. The conductive contact layer attaches the plurality of wires over the conductive element.Type: ApplicationFiled: August 19, 2022Publication date: February 22, 2024Applicant: Advanced Semiconductor Engineering, Inc.Inventors: An-Hsuan HSU, Chin-Li KAO
-
Patent number: 11855034Abstract: An electronic device package is provided. The electronic device package includes a redistribution layer (RDL), a first electronic component and an interconnector. The RDL includes a topmost circuit layer, and the topmost circuit layer includes a conductive trace. The first electronic component is disposed over the RDL. The interconnector is disposed between the RDL and the first electronic component. A direction is defined by extending from a center of the first electronic component toward an edge of the first electronic component, and the direction penetrates a first sidewall and a second sidewall of the interconnector, the second sidewall is farther from the center of the first electronic component than the first sidewall is, and the conductive trace is outside a projection region of the second sidewall.Type: GrantFiled: May 28, 2021Date of Patent: December 26, 2023Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Chung-Hung Lai, Chin-Li Kao, Chih-Yi Huang, Teck-Chong Lee
-
Publication number: 20230393613Abstract: A display assembly including a stand, a mounting assembly and a display. The mounting assembly includes a fixed base, a first pivot, a pivotable base, a second pivot, a handle, a plurality of first engagement structures and a second engagement structure. The handle includes a handheld part and a mounting part. The mounting part is connected to the handheld part and pivotally connected to the pivotable base via the second pivot. The first engagement structures are disposed at one of the fixed base and the mounting part of the handle. The second engagement structure is disposed at another one of the fixed base and the mounting part of the handle. The display is fixed on the pivotable base. The first pivot is not coaxial with the second pivot so that the second engagement structure is configured to be engaged with any one of the first engagement structures.Type: ApplicationFiled: June 7, 2022Publication date: December 7, 2023Applicants: MICRO-STAR INT'L CO.,LTD., MSI COMPUTER (SHENZHEN) CO.,LTD.Inventors: Ping-Cheng CHOU, Huang-Lei SUN, Chuan Li KAO
-
Publication number: 20230268314Abstract: A semiconductor device package and a fabrication method thereof are disclosed. The semiconductor package comprises: a package component having a first mounting surface and a second mounting surface; and a first electronic component having a first conductive pad signal communicatively mounted on the first mounting surface through a first type connector; wherein the first type connector comprises a first solder composition having a lower melting point layer sandwiched between a pair of higher melting point layers, wherein the lower melting point layer is composed of alloys capable of forming a room temperature eutectic.Type: ApplicationFiled: February 18, 2022Publication date: August 24, 2023Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Shan-Bo WANG, Chin-Li KAO, An-Hsuan HSU
-
Patent number: 11652420Abstract: An isolated converter with high boost ration includes a transformer, a first bridge arm, a second bridge arm, and a boost circuit. The transformer includes a secondary side having a secondary side first node and a secondary side second node. The first bridge arm includes a first diode and a second diode. The second bridge arm includes a third diode and a fourth diode. The boost circuit includes at least one fifth diode coupled between the first bridge arm and the secondary side second node, at least one sixth diode coupled between the second bridge arm and the secondary side first node, and at least two capacitors coupled to the secondary side first node and the secondary side second node.Type: GrantFiled: July 1, 2021Date of Patent: May 16, 2023Assignee: DELTA ELECTRONICS, INC.Inventors: Hung-Chieh Lin, Chao-Li Kao, Yi-Ping Hsieh, Jin-Zhong Huang, Chao-Lung Kuo, Hung-Yu Huang, Chih-Hsien Li
-
Patent number: 11621217Abstract: A substrate structure and a semiconductor package structure are provided. The substrate structure includes a first dielectric layer, a pad and a conductive structure. The first dielectric layer has a first surface and a second surface opposite to the first surface. The pad is adjacent to the first surface and at least partially embedded in the first dielectric layer. The first dielectric layer has an opening exposing the pad, and a width of the opening is less than a width of the pad. The conductive structure is disposed on the pad and composed of a first portion outside the opening of the first dielectric layer and a second portion embedded in the opening of the first dielectric layer. The first portion has an aspect ratio exceeding 1.375.Type: GrantFiled: January 15, 2021Date of Patent: April 4, 2023Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.Inventors: Chun-Wei Shih, Sheng-Wen Yang, Chung-Hung Lai, Chin-Li Kao
-
Publication number: 20220384381Abstract: An electronic device package is provided. The electronic device package includes a redistribution layer (RDL), a first electronic component and an interconnector. The RDL includes a topmost circuit layer, and the topmost circuit layer includes a conductive trace. The first electronic component is disposed over the RDL. The interconnector is disposed between the RDL and the first electronic component. A direction is defined by extending from a center of the first electronic component toward an edge of the first electronic component, and the direction penetrates a first sidewall and a second sidewall of the interconnector, the second sidewall is farther from the center of the first electronic component than the first sidewall is, and the conductive trace is outside a projection region of the second sidewall.Type: ApplicationFiled: May 28, 2021Publication date: December 1, 2022Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Chung-Hung LAI, Chin-Li KAO, Chih-Yi HUANG, Teck-Chong LEE