Patents by Inventor Li-Wen Chang

Li-Wen Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7704956
    Abstract: A delivery system. The delivery system includes a carrier having a surface, an active compound comprising small molecule compounds or peptides for use as an analgesic encapsulated into the carrier, and a glutathione or a glutathione derivative grafted on the surface of the carrier. The invention also provides a method of analgesia including conducting the active compound to a subject.
    Type: Grant
    Filed: December 11, 2007
    Date of Patent: April 27, 2010
    Assignee: Industrial Technology Research Institute
    Inventors: Hsiang Fa Liang, Yung Chu Chen, Ting Fan Yang, Li Wen Chang, Ae June Wang, Jui-Mei Lu, Chi-Heng Jian, Yi-Fong Lin, Shin-Jr Liu
  • Patent number: 6819593
    Abstract: A method to suppress bit-line leakage in a nonvolatile memory cell is achieved. The method comprises providing an array of nonvolatile memory cells comprising source and bulk terminals. The array comprises a plurality of subarrays. The sources of all the nonvolatile cells in each subarray are coupled together to form a common subarray source. Bulks of all the nonvolatile cells in the array are coupled together to form a common array bulk. A first, non-zero voltage is forced between the common subarray source and the common array bulk for a first subarray that is selected for an access operation. A second, non-zero voltage is forced between the common subarray source and the common array bulk for a second subarray that is not selected for an access operation. The second, non-zero voltage inhibits bit line leakage in the second subarray.
    Type: Grant
    Filed: December 13, 2002
    Date of Patent: November 16, 2004
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Der-Shin Shyu, Hung-Cheng Sung, Li-Wen Chang, Han-Ping Chen, Chen-Ming Huang, Ya-Chen Kao
  • Publication number: 20040114435
    Abstract: A method to suppress bit-line leakage in a nonvolatile memory cell is achieved. The method comprises providing an array of nonvolatile memory cells comprising source and bulk terminals. The array comprises a plurality of subarrays. The sources of all the nonvolatile cells in each subarray are coupled together to form a common subarray source. Bulks of all the nonvolatile cells in the array are coupled together to form a common array bulk. A first, non-zero voltage is forced between the common subarray source and the common array bulk for a first subarray that is selected for an access operation. A second, non-zero voltage is forced between the common subarray source and the common array bulk for a second subarray that is not selected for an access operation. The second, non-zero voltage inhibits bit line leakage in the second subarray.
    Type: Application
    Filed: December 13, 2002
    Publication date: June 17, 2004
    Applicant: Taiwan Semiconductor Manufacturing Company
    Inventors: Der-Shin Shyu, Hung-Cheng Sung, Li-Wen Chang, Han-Ping Chen, Chen-Ming Huang, Ya-Chen Kao
  • Patent number: 6649489
    Abstract: A method of etch polysilicon adjacent to a recessed STI structure feature is described. A substrate is provided with a dielectric layer thereon and a polysilicon layer on the dielectric layer. A shallow trench is formed that extends through the polysilicon and dielectric layers into the substrate. An insulating material is used to fill the trench and is then recessed in the trench below the surface of the substrate by polishing and etching steps. A conformal buffer layer is deposited which covers the polysilicon and sidewalls of the trench above the recessed insulating layer. The buffer layer is etched back to expose the insulating layer and the polysilicon is removed by a plasma etch. A spacer comprised of a portion of the buffer layer protects the substrate during the polysilicon etch to prevent unwanted trenches from being formed adjacent to the STI structure, thereby increasing the etch process window.
    Type: Grant
    Filed: February 13, 2003
    Date of Patent: November 18, 2003
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Li-Wen Chang, Hung-Cheng Sung, Der-Shin Shyu, Han-Ping Chen, Chen-Ming Huang, Ya-Chen Kao