Patents by Inventor Liang Shao

Liang Shao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10734348
    Abstract: A method includes patterning a cavity through a first passivation layer of a first package component, the first package component comprising a first semiconductor substrate and bonding the first package component to a second package component. The second package component comprises a second semiconductor substrate and a second passivation layer. Bonding the first package component to the second package component comprises directly bonding the first passivation layer to the second passivation layer; and reflowing a solder region of a conductive connector disposed in the cavity to electrically connect the first package component to the second package component.
    Type: Grant
    Filed: September 21, 2018
    Date of Patent: August 4, 2020
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chen-Hua Yu, Tung-Liang Shao, Chih-Hang Tung
  • Publication number: 20200098720
    Abstract: A method includes patterning a cavity through a first passivation layer of a first package component, the first package component comprising a first semiconductor substrate and bonding the first package component to a second package component. The second package component comprises a second semiconductor substrate and a second passivation layer. Bonding the first package component to the second package component comprises directly bonding the first passivation layer to the second passivation layer; and reflowing a solder region of a conductive connector disposed in the cavity to electrically connect the first package component to the second package component.
    Type: Application
    Filed: September 21, 2018
    Publication date: March 26, 2020
    Inventors: Chen-Hua Yu, Tung-Liang Shao, Chih-Hang Tung
  • Publication number: 20200091034
    Abstract: A semiconductor package is provided. The semiconductor package includes a substrate and a semiconductor die over the substrate. A heat-dissipating feature covers the substrate and the semiconductor die, and a composite thermal interface material (TIM) structure is thermally bonded between the semiconductor die and the heat-dissipating feature. The composite TIM structure includes a metal-containing matrix material layer and polymer particles embedded in the metal-containing matrix material layer.
    Type: Application
    Filed: May 22, 2019
    Publication date: March 19, 2020
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Tung-Liang SHAO, Jen-Yu WANG, Chung-Jung WU, Chih-Hang TUNG, Chen-Hua YU
  • Publication number: 20200091039
    Abstract: A package structure and method for forming the same are provided. The package structure includes a first interconnect structure formed over a first substrate, and the first interconnect structure includes a first metal layer. The package structure further includes a second interconnect structure formed over a second substrate. The package structure includes a bonding structure between the first interconnect structure and the second interconnect structure. The bonding structure includes a first intermetallic compound (IMC) and a second intermetallic compound (IMC), a portion of the first IMC protrudes from the sidewall surfaces of the second IMC, and there could be a grain boundary between the first IMC and the second IMC.
    Type: Application
    Filed: April 3, 2019
    Publication date: March 19, 2020
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Tung-Liang SHAO, Wen-Lin SHIH, Su-Chun YANG, Chih-Hang TUNG, Chen-Hua YU
  • Publication number: 20200058614
    Abstract: A method for forming a chip package structure is provided. The method includes partially removing a first redistribution layer to form an alignment trench in the first redistribution layer. The alignment trench surrounds a bonding portion of the first redistribution layer. The method includes forming a liquid layer over the bonding portion. The method includes disposing a chip structure over the liquid layer, wherein a first width of the bonding portion is substantially equal to a second width of the chip structure. The method includes evaporating the liquid layer. The chip structure is in direct contact with the bonding portion after the liquid layer is evaporated.
    Type: Application
    Filed: April 3, 2019
    Publication date: February 20, 2020
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chih-Hang TUNG, Tung-Liang SHAO, Su-Chun YANG, Geng-Ming CHANG, Chen-Hua YU
  • Publication number: 20190393197
    Abstract: The present disclosure provides a semiconductor structure including a first chip having a first dielectric surface, a second chip having a second dielectric surface facing the first dielectric surface and maintaining a distance thereto, and an air gap between the second dielectric surface and the first dielectric surface. The first chip includes a plurality of first conductive lines in proximity to the first dielectric surface and parallel to each other, two adjacent first conductive lines each having a sidewall partially exposed from the first dielectric surface. The present disclosure further provides a method for manufacturing the semiconductor structure described herein.
    Type: Application
    Filed: September 9, 2019
    Publication date: December 26, 2019
    Inventors: WEI-HENG LIN, TUNG-LIANG SHAO, CHIH-HANG TUNG, CHEN-HUA YU
  • Publication number: 20190341377
    Abstract: An integrated circuit includes a bottom substrate, a metal layer disposed over the bottom substrate and a hollow metal pillar disposed on the metal layer. The metal layer and the hollow metal pillar are electrically connected.
    Type: Application
    Filed: July 15, 2019
    Publication date: November 7, 2019
    Inventors: Chang-Pin Huang, Hsien-Ming Tu, Hsien-Wei Chen, Tung-Liang Shao, Ching-Jung Yang, Yu-Chia Lai
  • Patent number: 10468385
    Abstract: The present disclosure provides a semiconductor structure including a first chip having a first dielectric surface, a second chip having a second dielectric surface facing the first dielectric surface and maintaining a distance thereto, and an air gap between the second dielectric surface and the first dielectric surface. The first chip includes a plurality of first conductive lines in proximity to the first dielectric surface and parallel to each other, two adjacent first conductive lines each having a sidewall partially exposed from the first dielectric surface. The present disclosure further provides a method for manufacturing the semiconductor structure described herein.
    Type: Grant
    Filed: November 29, 2017
    Date of Patent: November 5, 2019
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Wei-Heng Lin, Tung-Liang Shao, Chih-Hang Tung, Chen-Hua Yu
  • Publication number: 20190326251
    Abstract: A method includes picking up a first package component, removing an oxide layer on an electrical connector of the first package component, placing the first package component on a second package component after the oxide layer is removed, and bonding the first package component to the second package component.
    Type: Application
    Filed: February 1, 2019
    Publication date: October 24, 2019
    Inventors: Chen-Hua Yu, Ying-Jui Huang, Chih-Hang Tung, Tung-Liang Shao, Ching-Hua Hsieh, Chien Ling Hwang, Yi-Li Hsiao, Su-Chun Yang
  • Publication number: 20190293874
    Abstract: The present invention discloses an optical fiber connector, comprising: a housing, a ferrule installed within said housing; an end sleeve, connecting to the rear end of said housing; and an optical cable clamp, installed by insertion within said end sleeve, being provided for the purpose of clamping an optical cable. Said optical cable is secured within said optical cable clamp, and after said optical cable clamp is inserted and secured within said end sleeve, the optical fiber of said optical cable is inserted within said housing and butt-joined with the embedded optical fiber within said ferrule. As a result of this, before the butt-joined optical fibers are locked in, the optical cable has already been secured within the optical cable clamp and fixed to the connector housing. Therefore, the butt-joined optical fibers cannot be separated due to the effects of unexpected pulling force, thus ensuring the optical fiber of the optical cable reliably abuts the embedded optical fiber.
    Type: Application
    Filed: June 11, 2019
    Publication date: September 26, 2019
    Applicant: CommScope Telecommunications (Shanghai) Co. Ltd.
    Inventors: Liang SHAO, Yanhong YANG
  • Patent number: 10354986
    Abstract: An integrated circuit includes a bottom substrate, a metal layer disposed over the bottom substrate and a hollow metal pillar disposed on the metal layer. The metal layer and the hollow metal pillar are electrically connected.
    Type: Grant
    Filed: October 13, 2017
    Date of Patent: July 16, 2019
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chang-Pin Huang, Hsien-Ming Tu, Hsien-Wei Chen, Tung-Liang Shao, Ching-Jung Yang, Yu-Chia Lai
  • Publication number: 20190214356
    Abstract: A method includes forming a passivation layer over a portion of a metal pad, forming a polymer layer over the passivation layer, and exposing the polymer layer using a photolithography mask. The photolithography mask has an opaque portion, a transparent portion, and a partial transparent portion. The exposed polymer layer is developed to form an opening, wherein the metal pad is exposed through the opening. A Post-Passivation Interconnect (PPI) is formed over the polymer layer, wherein the PPI includes a portion extending into the opening to connect to the metal pad.
    Type: Application
    Filed: March 15, 2019
    Publication date: July 11, 2019
    Inventors: Ching-Jung Yang, Hsien-Wei Chen, Hsien-Ming Tu, Chang-Pin Huang, Yu-Chia Lai, Tung-Liang Shao
  • Patent number: 10345536
    Abstract: The present invention discloses an optical fiber connector, comprising: a housing, a ferrule installed within said housing; an end sleeve, connecting to the rear end of said housing; and an optical cable clamp, installed by insertion within said end sleeve, being provided for the purpose of clamping an optical cable. Said optical cable is secured within said optical cable clamp, and after said optical cable clamp is inserted and secured within said end sleeve, the optical fiber of said optical cable is inserted within said housing and butt-joined with the embedded optical fiber within said ferrule. As a result of this, before the butt-joined optical fibers are locked in, the optical cable has already been secured within the optical cable clamp and fixed to the connector housing. Therefore, the butt-joined optical fibers cannot be separated due to the effects of unexpected pulling force, thus ensuring the optical fiber of the optical cable reliably abuts the embedded optical fiber.
    Type: Grant
    Filed: January 5, 2016
    Date of Patent: July 9, 2019
    Assignee: CommScope Telecommunications (Shanghai) Co., Ltd.
    Inventors: Liang Shao, Yanhong Yang
  • Publication number: 20190164937
    Abstract: The present disclosure provides a semiconductor structure including a first chip having a first dielectric surface, a second chip having a second dielectric surface facing the first dielectric surface and maintaining a distance thereto, and an air gap between the second dielectric surface and the first dielectric surface. The first chip includes a plurality of first conductive lines in proximity to the first dielectric surface and parallel to each other, two adjacent first conductive lines each having a sidewall partially exposed from the first dielectric surface. The present disclosure further provides a method for manufacturing the semiconductor structure described herein.
    Type: Application
    Filed: November 29, 2017
    Publication date: May 30, 2019
    Inventors: WEI-HENG LIN, TUNG-LIANG SHAO, CHIH-HANG TUNG, CHEN-HUA YU
  • Publication number: 20190115312
    Abstract: Present disclosure provides a semiconductor structure, including a substrate, a pad on the substrate, a conductive layer electrically coupled to the pad at one end, a metal bump including a top surface and a sidewall, a solder bump on the top surface of the metal bump, a dielectric layer surrounding the sidewall of the metal bump and having a top surface, and the top surface of the metal bump entirely protruding the top surface of the dielectric layer, and a polymer layer on the top surface of the dielectric layer, the polymer layer being spaced from both the sidewall of the metal bump and a nearest outer edge of the solder bump with a gap. A method for fabricating a semiconductor device is also provided.
    Type: Application
    Filed: December 21, 2018
    Publication date: April 18, 2019
    Inventors: CHANG-PIN HUANG, TUNG-LIANG SHAO, HSIEN-MING TU, CHING-JUNG YANG, YU-CHIA LAI
  • Patent number: D877073
    Type: Grant
    Filed: December 21, 2018
    Date of Patent: March 3, 2020
    Assignee: SHENZHEN LINGYI INNOVATION TECH CO., LTD
    Inventors: Yanghui Zheng, Zhiteng Gan, Sen Chou, Yanghong Zheng, Liang Shao, Jingyan Zheng
  • Patent number: D891314
    Type: Grant
    Filed: March 20, 2019
    Date of Patent: July 28, 2020
    Assignee: Moti 5, Inc.
    Inventor: Liang Shao
  • Patent number: D891316
    Type: Grant
    Filed: April 23, 2019
    Date of Patent: July 28, 2020
    Assignee: Moti 5, Inc.
    Inventor: Liang Shao
  • Patent number: D892001
    Type: Grant
    Filed: March 20, 2019
    Date of Patent: August 4, 2020
    Assignee: Moti 5, Inc.
    Inventor: Liang Shao
  • Patent number: D898631
    Type: Grant
    Filed: January 16, 2020
    Date of Patent: October 13, 2020
    Assignee: Moti 5, Inc.
    Inventor: Liang Shao